The traditional performance-cost benefits we have enjoyed for decades from technology scaling are challenged by several critical constraints including reliability. Increases in static and dynamic variations are leading to higher probability of parametric and wear-out failures and are elevating reliability into a prime design constraint. In particular, SRAM cells used to build caches, that dominate processor area, are usually minimum sized and more prone to failure. It is, therefore, of paramount importance to develop effective methodologies that facilitate the exploration of reliability techniques for caches. To this end, we present an analytical model that can determine for a given cache configuration, address trace, and random probability...
Geometry scaling due to technology evolution as well as Vcc scaling lead to failures in large SRAM a...
thorough reading and helpful comments. Authors also acknowledge Allen Sansano’s contribution in sett...
Information integrity in cache memories is a fundamen-tal requirement for dependable computing. Conv...
International audienceFine-grained disabling and reconfiguration of hardwareelements (functional uni...
2012-01-31Benchmarking the FIT (failures in time of 1E9 hours) rates of caches due to soft errors is...
This paper presents a first-order analytical model for determining the performance degradation cause...
Geometry scaling due to technology evolution as well as Vcc scaling lead to failures in large SRAM a...
Aggressive technology scaling to 14 nm technology node increases variability in transistors performa...
Process parameter variations are expected to be significantly high in a sub-50-nm technology regime,...
As device density grows, each transistor gets smaller and more fragile leading to an overall higher ...
The standard trace-driven cache simulation evaluates the miss rate of cache C on an address trace T ...
Transistors per area unit double in every new technology node. However, the electric field density a...
Cache memory is a fundamental component of all modern microprocessors. Caches provide for efficient ...
High-level performance models play an integral part in mi-croprocessor design in predicting performa...
Improving energy efficiency is critical to increasing computing capability, from mobile devices oper...
Geometry scaling due to technology evolution as well as Vcc scaling lead to failures in large SRAM a...
thorough reading and helpful comments. Authors also acknowledge Allen Sansano’s contribution in sett...
Information integrity in cache memories is a fundamen-tal requirement for dependable computing. Conv...
International audienceFine-grained disabling and reconfiguration of hardwareelements (functional uni...
2012-01-31Benchmarking the FIT (failures in time of 1E9 hours) rates of caches due to soft errors is...
This paper presents a first-order analytical model for determining the performance degradation cause...
Geometry scaling due to technology evolution as well as Vcc scaling lead to failures in large SRAM a...
Aggressive technology scaling to 14 nm technology node increases variability in transistors performa...
Process parameter variations are expected to be significantly high in a sub-50-nm technology regime,...
As device density grows, each transistor gets smaller and more fragile leading to an overall higher ...
The standard trace-driven cache simulation evaluates the miss rate of cache C on an address trace T ...
Transistors per area unit double in every new technology node. However, the electric field density a...
Cache memory is a fundamental component of all modern microprocessors. Caches provide for efficient ...
High-level performance models play an integral part in mi-croprocessor design in predicting performa...
Improving energy efficiency is critical to increasing computing capability, from mobile devices oper...
Geometry scaling due to technology evolution as well as Vcc scaling lead to failures in large SRAM a...
thorough reading and helpful comments. Authors also acknowledge Allen Sansano’s contribution in sett...
Information integrity in cache memories is a fundamen-tal requirement for dependable computing. Conv...