Existing work on fault tolerance in hybrid nanoelectronic memories (hybrid memories) assumes that faults only occur in the memory array and the encoder, not in the decoder. However, as the decoder is structured using scaled CMOS devices, it is also becoming vulnerable to faults. This paper presents a cost-efficient fault-tolerant decoder for hybrid memories that are impacted by a high degree of non-permanent clustered faults. Fault-tolerant capability is achieved by combining partial hardware redundancy scheme and on-line masking scheme based on Muller C-gates. In addition, the cost-efficient implementation of the decoder is realized by modifying the decoding sequence and implementing it based on time redundancy. Experimental results sho...
Emerging nanoelectronic memories such as Resistive Random Access Memories (RRAMs) are possible candi...
We introduce a nanowire-based, sublithographic memory ar-chitecture tolerant to transient faults. Bo...
Includes bibliographical references (leaf 24)The Project is based on the study of NanoMemory structu...
Existing work on fault tolerance in hybrid nanoelectronic memories (hybrid memories) assumes that f...
Although hybrid nanoelectronic memories (hybrid memories) promise scalability potentials such as ul...
Hybrid memories are one of the emerging memory technologies for future data storage. These memories ...
Targeting on the future fault-prone hybrid CMOS/Nanodevice digital memories, this paper present two ...
We propose two fault tolerance techniques for hybrid CMOS/nano architecture implementing logic funct...
The authors propose two fault-tolerance techniques for hybrid CMOS/nanoarchitecture implementing log...
Targeting on the future fault-prone hybrid CMOS/nanodevice digital memories, this paper presents two...
Semiconductor is one of the most reliable inventions when engineered and used with longevity in mind...
Hybrid memories are envisioned as one of the alternatives to existing semiconductor memories. Althou...
Hybrid memories are envisioned as one of the alternatives to existing semiconductor memories. Althou...
Several technologies with sub-lithographic features are targeting the fabrication of crossbar memori...
This work extends the analysis and application of a digital error correction method called Muller C-...
Emerging nanoelectronic memories such as Resistive Random Access Memories (RRAMs) are possible candi...
We introduce a nanowire-based, sublithographic memory ar-chitecture tolerant to transient faults. Bo...
Includes bibliographical references (leaf 24)The Project is based on the study of NanoMemory structu...
Existing work on fault tolerance in hybrid nanoelectronic memories (hybrid memories) assumes that f...
Although hybrid nanoelectronic memories (hybrid memories) promise scalability potentials such as ul...
Hybrid memories are one of the emerging memory technologies for future data storage. These memories ...
Targeting on the future fault-prone hybrid CMOS/Nanodevice digital memories, this paper present two ...
We propose two fault tolerance techniques for hybrid CMOS/nano architecture implementing logic funct...
The authors propose two fault-tolerance techniques for hybrid CMOS/nanoarchitecture implementing log...
Targeting on the future fault-prone hybrid CMOS/nanodevice digital memories, this paper presents two...
Semiconductor is one of the most reliable inventions when engineered and used with longevity in mind...
Hybrid memories are envisioned as one of the alternatives to existing semiconductor memories. Althou...
Hybrid memories are envisioned as one of the alternatives to existing semiconductor memories. Althou...
Several technologies with sub-lithographic features are targeting the fabrication of crossbar memori...
This work extends the analysis and application of a digital error correction method called Muller C-...
Emerging nanoelectronic memories such as Resistive Random Access Memories (RRAMs) are possible candi...
We introduce a nanowire-based, sublithographic memory ar-chitecture tolerant to transient faults. Bo...
Includes bibliographical references (leaf 24)The Project is based on the study of NanoMemory structu...