This paper addresses the generation of accurate and efficient macromodels of high-speed input/output buffers. The proposed modeling approach extends the state-of-the-art methods that are currently available, yielding to a modular and scalable tool for model generation. The modeling procedure applies to both single-ended and differential devices, possibly exhibiting a rich dynamical behavior due to large supply fluctuations or internal voltage regulators. The models are defined by the combination of static surfaces described via compact tensor approximations and linear dynamical state-space relations generated using a robust time-domain vector fitting algorithm. A simple and effective solution is adopted to account for the overclocking opera...
This paper addresses the development of accurate and efficient behavioral models of digital integrat...
Due to increasingly stringent low-cost and small form-factor design constraints, Signal and Power In...
Signal and Power Integrity (SI/PI) verification flows rely on accurate models for complex I/O-buffer...
This paper addresses the generation of accurate and efficient macromodels of high-speed input/output...
This paper addresses the behavioral modeling of digital drivers for Signal and Power Integrity co-si...
This paper presents innovative compressed macro-models of high-speed digital transceivers for system...
For over a decade, buffer macromodeling has been a topic of great interest for the integrated circui...
This paper presents innovative compressed macro-models of high-speed digital transceivers for system...
This paper addresses the behavioral modeling of digital drivers for Signal and Power Integrity co-si...
Due to increasingly stringent low-cost and small form-factor design constraints, Signal and Power In...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
This paper addresses the development of accurate and efficient behavioral models of digital integrat...
Due to increasingly stringent low-cost and small form-factor design constraints, Signal and Power In...
Signal and Power Integrity (SI/PI) verification flows rely on accurate models for complex I/O-buffer...
This paper addresses the generation of accurate and efficient macromodels of high-speed input/output...
This paper addresses the behavioral modeling of digital drivers for Signal and Power Integrity co-si...
This paper presents innovative compressed macro-models of high-speed digital transceivers for system...
For over a decade, buffer macromodeling has been a topic of great interest for the integrated circui...
This paper presents innovative compressed macro-models of high-speed digital transceivers for system...
This paper addresses the behavioral modeling of digital drivers for Signal and Power Integrity co-si...
Due to increasingly stringent low-cost and small form-factor design constraints, Signal and Power In...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
International audienceModern Signal and Power Integrity (SI/PI) verification flows rely on accurate ...
This paper addresses the development of accurate and efficient behavioral models of digital integrat...
Due to increasingly stringent low-cost and small form-factor design constraints, Signal and Power In...
Signal and Power Integrity (SI/PI) verification flows rely on accurate models for complex I/O-buffer...