A new approach to reducing leakage power in network-on-chip buffers is presented. The non-uniformity of buffer utilisation is leveraged across the network and power-gating is applied to scarcely utilised buffers. Instead of turning-off the buffers completely, a buffer portion is kept turned-on. This design choice has a significant performance benefit because the buffer is always able to receive network packets. Design aspects and trade-offs in a 45 nm CMOS technology are discussed and results obtained over video application benchmarks are presented. It is shown that it is possible to reduce buffer leakage by 40% without performance penalty
Moore's prediction has been used to set targets for research and development in semiconductor indust...
"© 2016 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for ...
Moore's prediction has been used to set targets for research and development in semiconductor indust...
A NoC consists of a topology of interconnected switches, usually a regular one like a mesh. Processi...
The Network-on-Chip (NoC) router buffers play an instrumental role in the performance of both the in...
The increasing number of integrated components on a single chip has increased the importance of on-c...
Network-on-chip (NoC) architectures are fast becoming an attractive solution to address the intercon...
none6Buffers in on-chip networks constitute a significant proportion of the power consumption and ar...
Network-on-Chip (NoC) architectures provide a scalable so-lution to the wire delay constraints in de...
Router’s buffer design and management strongly influence energy, area and performance of on-chip net...
Network-on-chip (NoC) designs are based on a compromise among latency, power dissipation, or energy,...
Buffers in on-chip networks constitute a significant proportion of the power consumption and area of...
MasterThis paper proposes a low power NoC router with state retention method to reduce power consump...
Network-on-Chip (NoC) is one of critical communication architectures for future many-core systems. A...
Power-gating has proved to be one of the most effective solutions for reducing stand-by leakage powe...
Moore's prediction has been used to set targets for research and development in semiconductor indust...
"© 2016 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for ...
Moore's prediction has been used to set targets for research and development in semiconductor indust...
A NoC consists of a topology of interconnected switches, usually a regular one like a mesh. Processi...
The Network-on-Chip (NoC) router buffers play an instrumental role in the performance of both the in...
The increasing number of integrated components on a single chip has increased the importance of on-c...
Network-on-chip (NoC) architectures are fast becoming an attractive solution to address the intercon...
none6Buffers in on-chip networks constitute a significant proportion of the power consumption and ar...
Network-on-Chip (NoC) architectures provide a scalable so-lution to the wire delay constraints in de...
Router’s buffer design and management strongly influence energy, area and performance of on-chip net...
Network-on-chip (NoC) designs are based on a compromise among latency, power dissipation, or energy,...
Buffers in on-chip networks constitute a significant proportion of the power consumption and area of...
MasterThis paper proposes a low power NoC router with state retention method to reduce power consump...
Network-on-Chip (NoC) is one of critical communication architectures for future many-core systems. A...
Power-gating has proved to be one of the most effective solutions for reducing stand-by leakage powe...
Moore's prediction has been used to set targets for research and development in semiconductor indust...
"© 2016 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for ...
Moore's prediction has been used to set targets for research and development in semiconductor indust...