Concurrent clock gating (CG) and power gating (PG) can help to tackle both static and dynamic power simultaneously, thereby enabling the design of low-power and energy efficient applications. Unfortunately the automatic integration of the two techniques in standard design flows is limited by several technical impediments. Among them, physical constraints during the Sleep Transistor Insertion (STI) imposed by row-based layout rules are certainly the most critical. Although determining the feasibility of the whole clock-gating and power-gating (CG-PG) integration, the adopted STI methodology may have drastic effects on several circuit metrics, like operating frequency, throughput and power savings. In this paper we introduce a layout-friendly...
Optimum power gating sleep transistor design and implementation are critical to a successful low-pow...
Leakage power is a serious concern in nanometer CMOS technologies. In this paper we focus on leakage...
Abstract—Power gating is an effective way to reduce leakage power. This technique uses high Vth tran...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
In this paper we focus on leakage reduction through automatic insertion of sleep transistors using a...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and ind...
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...
Clustered sleep transistor insertion is an effective leakage power reduction technique that is well-...
Power efficiency and variability, currently, are the main aspects of concern of nanometer-scale CMOS...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our ...
Clock-gating and power-gating have proven to be very effective solutions for reducing dynamic and st...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
Clock gating (CG) and power gating (PG) the two most widely used techniques to reduce dynamic power ...
Optimum power gating sleep transistor design and implementation are critical to a successful low-pow...
Leakage power is a serious concern in nanometer CMOS technologies. In this paper we focus on leakage...
Abstract—Power gating is an effective way to reduce leakage power. This technique uses high Vth tran...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
In this paper we focus on leakage reduction through automatic insertion of sleep transistors using a...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and ind...
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...
Clustered sleep transistor insertion is an effective leakage power reduction technique that is well-...
Power efficiency and variability, currently, are the main aspects of concern of nanometer-scale CMOS...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our ...
Clock-gating and power-gating have proven to be very effective solutions for reducing dynamic and st...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
[[abstract]]Power Gating is effective for reducing leakage power. Previously, a Distributed Sleep Tr...
Clock gating (CG) and power gating (PG) the two most widely used techniques to reduce dynamic power ...
Optimum power gating sleep transistor design and implementation are critical to a successful low-pow...
Leakage power is a serious concern in nanometer CMOS technologies. In this paper we focus on leakage...
Abstract—Power gating is an effective way to reduce leakage power. This technique uses high Vth tran...