This paper proposes a general framework for the design and simulation of network-on-chip-based turbo decoder architectures. Several parameters in the design space are investigated, namely, network topology, parallelism degree, the rate at which messages are sent by processing nodes over the network, and routing strategy. The main results of this analysis are as follows: 1) the most suited topologies to achieve high throughput with a limited complexity overhead are generalized de Bruijn and generalized Kautz topologies and 2) depending on the throughput requirements, different parallelism degrees, message injection rates, and routing algorithms can be used to minimize the network area overhead
Turbo-Codes are among the most advanced channel coding schemes and are already part of the 3rd Gener...
Turbo decoding architectures have greater error correcting capability than any other known code. Due...
In this paper, we present two new hardware architectures for Turbo Code decoding that combine functi...
The current convergence process in wireless technologies demands for strong efforts in the conceivin...
In this work novel results concerning Networkon- Chip-based turbo decoder architectures are presente...
International audiencePresent and future digital communication standards in the field of wireless co...
Modern iterative channel code decoder architectures have tight constrains on the throughput but requ...
ParallelLow-DensityParity-Checkandturbocodedecodingconsistsofiter- ative processes that rely on the ...
Wireless communication at near-capacity transmission throughputs is facilitated by employing sophist...
ParallelLow-DensityParity-Checkandturbocodedecodingconsistsofiter- ative processes that rely on the ...
Flexible and reconfigurable architectures have gained wide popularity in the communications field. I...
International audienceThis paper deals with the design of on-chip communication network for multipro...
This PhD dissertation proposes the ASIC design of a flexible Multi-Standard channel decoder for next...
The remarkable performance of the turbo codes in terms of their error correcting capabilities, and t...
The complete design of a new high throughput adaptive turbo decoder is described. The developed syst...
Turbo-Codes are among the most advanced channel coding schemes and are already part of the 3rd Gener...
Turbo decoding architectures have greater error correcting capability than any other known code. Due...
In this paper, we present two new hardware architectures for Turbo Code decoding that combine functi...
The current convergence process in wireless technologies demands for strong efforts in the conceivin...
In this work novel results concerning Networkon- Chip-based turbo decoder architectures are presente...
International audiencePresent and future digital communication standards in the field of wireless co...
Modern iterative channel code decoder architectures have tight constrains on the throughput but requ...
ParallelLow-DensityParity-Checkandturbocodedecodingconsistsofiter- ative processes that rely on the ...
Wireless communication at near-capacity transmission throughputs is facilitated by employing sophist...
ParallelLow-DensityParity-Checkandturbocodedecodingconsistsofiter- ative processes that rely on the ...
Flexible and reconfigurable architectures have gained wide popularity in the communications field. I...
International audienceThis paper deals with the design of on-chip communication network for multipro...
This PhD dissertation proposes the ASIC design of a flexible Multi-Standard channel decoder for next...
The remarkable performance of the turbo codes in terms of their error correcting capabilities, and t...
The complete design of a new high throughput adaptive turbo decoder is described. The developed syst...
Turbo-Codes are among the most advanced channel coding schemes and are already part of the 3rd Gener...
Turbo decoding architectures have greater error correcting capability than any other known code. Due...
In this paper, we present two new hardware architectures for Turbo Code decoding that combine functi...