Reduction of chip packaging and cooling costs for deep sub-micron System-On-Chip (SOC) designs is an emerging issue. We present a simulationbased methodology able to realistically model the complex environment in which a SOC design operates in order to provide early and accurate power consumption estimation. We show that a rich functional test bench provided by a designer with a deep knowledge of a complex system is very often not appropriate for power analysis and can lead to power estimation errors of some orders of magnitude. To address this issue, we propose an automatic input sequence generation approach based on a heuristic algorithm able to upgrade a set of test vectors provided by the designer. The obtained sequence closely reflects...
Power consumption reduction has become a first-order requirement for modern IC design, and technique...
International audienceThis paper proposes a method for energy consumption estimation and optimisatio...
Current electronic system design requires to be concerned with power consumption consideration. Howe...
THESIS 7351The last decade has seen the inclusion of power consumption criteria in the list of desig...
Concepts such as efficiency, reliability, and portability are only made possible by the constant evo...
International audienceAs technology scales for increased circuit density and performance, the manage...
International audienceHigh power consumption is a key factor hindering System-on-Chip (SoC) performa...
Microprocessor design time and effort are getting impractical due to the huge number of simulations ...
Power consumption is nowadays a critical design constraint for circuits and systems. To guide effici...
International audienceSystem-on-Chip (SoC) designers face many challenges to improve at the same tim...
Accurate power consumption estimation of a System-on-Chip (SoC) using modeling techniques is difficu...
Modern System-on-Chips (SoCs) are often designed under stringent time-to-market constraints. Hence, ...
International audiencePower optimization has become a major concern for most digital hardware design...
Power consumption reduction has become a first-order requirement for modern IC design, and technique...
International audienceThis paper proposes a method for energy consumption estimation and optimisatio...
Current electronic system design requires to be concerned with power consumption consideration. Howe...
THESIS 7351The last decade has seen the inclusion of power consumption criteria in the list of desig...
Concepts such as efficiency, reliability, and portability are only made possible by the constant evo...
International audienceAs technology scales for increased circuit density and performance, the manage...
International audienceHigh power consumption is a key factor hindering System-on-Chip (SoC) performa...
Microprocessor design time and effort are getting impractical due to the huge number of simulations ...
Power consumption is nowadays a critical design constraint for circuits and systems. To guide effici...
International audienceSystem-on-Chip (SoC) designers face many challenges to improve at the same tim...
Accurate power consumption estimation of a System-on-Chip (SoC) using modeling techniques is difficu...
Modern System-on-Chips (SoCs) are often designed under stringent time-to-market constraints. Hence, ...
International audiencePower optimization has become a major concern for most digital hardware design...
Power consumption reduction has become a first-order requirement for modern IC design, and technique...
International audienceThis paper proposes a method for energy consumption estimation and optimisatio...
Current electronic system design requires to be concerned with power consumption consideration. Howe...