Recent results have shown that clock-gating techniques are effective in reducing the total power consumption of sequential circuits. Unfortunately, such techniques assume the availability of the state transition graph of the target system, and rely on explicit algorithms whose complexity is polynomial in the number of states, that is, exponential in the number of state variables. This assumption poses serious limitations on the size of the circuits for which automatic gated-clock generation is feasible. In this paper we propose fully symbolic algorithms for the automatic extraction and synthesis of the clock-gating circuitry for large control-oriented sequential designs. Our techniques leverage the compact BDD-based representation of Boolea...
Journal ArticleThis paper presents a tool which synthesizes timed circuits from reduced state graphs...
Abstract Clock power consumes a significant fraction of total power dissipation in high speed prech...
Abstract Clock power consumes a significant fraction of total power dissipation in high speed prech...
Recent results have shown that clock-gating techniques are effective in reducing the total power con...
Recent results have shown that dynamic power management is effective in reducing the total power con...
We devise a tool-supported framework for achieving power-efficiency of hardware chips from high-leve...
We present an algorithm that restructures the state transition graph (STG) of a sequential circuit s...
We present an algorithm that restructures the state transition graph (STG) of a sequential circuit s...
135 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.In the first part of the work...
135 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.In the first part of the work...
As system complexity and transistor density increase, the power consumed by digital integrated circu...
This paper presents a tool which synthesizes timed circuits from reduced state graphs. Using timing ...
In this thesis, we address the problem of optimizing sequential logic circuits for low power. We pre...
In this paper we describe an area efficient power minimization scheme “Control Generated Clocking I‘...
In this paper we describe an area efficient power minimization scheme “Control Generated Clocking I‘...
Journal ArticleThis paper presents a tool which synthesizes timed circuits from reduced state graphs...
Abstract Clock power consumes a significant fraction of total power dissipation in high speed prech...
Abstract Clock power consumes a significant fraction of total power dissipation in high speed prech...
Recent results have shown that clock-gating techniques are effective in reducing the total power con...
Recent results have shown that dynamic power management is effective in reducing the total power con...
We devise a tool-supported framework for achieving power-efficiency of hardware chips from high-leve...
We present an algorithm that restructures the state transition graph (STG) of a sequential circuit s...
We present an algorithm that restructures the state transition graph (STG) of a sequential circuit s...
135 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.In the first part of the work...
135 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1998.In the first part of the work...
As system complexity and transistor density increase, the power consumed by digital integrated circu...
This paper presents a tool which synthesizes timed circuits from reduced state graphs. Using timing ...
In this thesis, we address the problem of optimizing sequential logic circuits for low power. We pre...
In this paper we describe an area efficient power minimization scheme “Control Generated Clocking I‘...
In this paper we describe an area efficient power minimization scheme “Control Generated Clocking I‘...
Journal ArticleThis paper presents a tool which synthesizes timed circuits from reduced state graphs...
Abstract Clock power consumes a significant fraction of total power dissipation in high speed prech...
Abstract Clock power consumes a significant fraction of total power dissipation in high speed prech...