Hardening SoCs against transient faults requires new techniques able to combine high fault detection capabilities with the usual requirements of SoC design flow, e.g., reduced design-time, low area overhead, and reduced (or null) accessibility to source core descriptions. This paper proposes a new hybrid approach which combines hardening software transformations with the introduction of an Infrastructure IP with reduced memory and performance overheads. The proposed approach targets faults affecting the memory elements storing both the code and the data, independently of their location (inside or outside the processor). Extensive experimental results, including comparisons with previous approaches, are reported, which allow practically eval...
With continued CMOS scaling, future shipped hardware will be increasingly vulnerable to in-the-field...
Increasing design complexity for current and future generations of microelectronic technologies lead...
Software-based fault tolerance techniques are a low-cost way to protect processors against soft erro...
Critical applications based on Systems-on-Chip (SoCs) require suitable techniques that are able to e...
As chip densities and clock rates increase, processors are becoming more susceptible to transient fa...
International audienceThis paper presents a non-intrusive hybrid fault detection approach that combi...
This paper presents a non-intrusive hybrid fault detection approach that combines hardware and softw...
Embedded systems are increasingly deployed in harsh environments that their components were not nece...
Due to performance issues commercial off the shelf components are becoming more and more appealing i...
With continued CMOS scaling, future shipped hardware will be increasingly vulnerable to in-the-field...
Successive generations of processors use smaller transistors in the quest to make more powerful comp...
This thesis describes a test environment for evaluating computer system dependability, wherein fault...
Computers embedded in satellites are sensitive to cosmic radiations. These cause transient faults th...
Fault mitigation for modern embedded systems is a necessary feature due to accelerating aging and ma...
The negative impact of the aggressive scaling of technology nodes on the sensitivity of CMOS devices...
With continued CMOS scaling, future shipped hardware will be increasingly vulnerable to in-the-field...
Increasing design complexity for current and future generations of microelectronic technologies lead...
Software-based fault tolerance techniques are a low-cost way to protect processors against soft erro...
Critical applications based on Systems-on-Chip (SoCs) require suitable techniques that are able to e...
As chip densities and clock rates increase, processors are becoming more susceptible to transient fa...
International audienceThis paper presents a non-intrusive hybrid fault detection approach that combi...
This paper presents a non-intrusive hybrid fault detection approach that combines hardware and softw...
Embedded systems are increasingly deployed in harsh environments that their components were not nece...
Due to performance issues commercial off the shelf components are becoming more and more appealing i...
With continued CMOS scaling, future shipped hardware will be increasingly vulnerable to in-the-field...
Successive generations of processors use smaller transistors in the quest to make more powerful comp...
This thesis describes a test environment for evaluating computer system dependability, wherein fault...
Computers embedded in satellites are sensitive to cosmic radiations. These cause transient faults th...
Fault mitigation for modern embedded systems is a necessary feature due to accelerating aging and ma...
The negative impact of the aggressive scaling of technology nodes on the sensitivity of CMOS devices...
With continued CMOS scaling, future shipped hardware will be increasingly vulnerable to in-the-field...
Increasing design complexity for current and future generations of microelectronic technologies lead...
Software-based fault tolerance techniques are a low-cost way to protect processors against soft erro...