This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our technique is based on automatic insertion of sleep transistors for cutting sub-threshold current when CMOS gates are in stand-by mode. Area and speed overhead caused by sleep transistor insertion are tightly controlled thanks to: (i) a post-layout incremental modification step that inserts sleep transistors in an existing row-based layout; (ii) an innovative algorithm that selects the subset of cells that can be gated for maximal leakage power reduction, while meeting user-provided constraints on area and delay increase. The presented technique is highly effective and fully compatible with industrial back-end flows, as demonstrated by post-la...
Leakage power has become a serious concern in nanometer CMOS technologies and is a very important is...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
<div>Static power consumption is a major concern in nanometre technologies. Along with technology sc...
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our ...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and in...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
Leakage power loss is a major concern in deep-submicron technologies. High-performance processors an...
With the growing scaling of technology, leakage power dissipation has become a critical issue of VLS...
This paper presents a technique for minimizing sub threshold leakage current using stacked sleep tec...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
Clustered sleep transistor insertion is an effective leakage power reduction technique that is well-...
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...
Multi-threshold CMOS is a valuable leakage reduction method in circuit standby mode. Reducing leakag...
In this brief, a low-overhead circuit technique is proposed to simultaneously reduce subthreshold an...
Leakage power has become a serious concern in nanometer CMOS technologies and is a very important is...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
<div>Static power consumption is a major concern in nanometre technologies. Along with technology sc...
This paper introduces a new approach to sub-threshold leakage power reduction in CMOS circuits. Our ...
Leakage power has become a serious concern in nanometer CMOS technologies, and power-gating has show...
Leakage power reduction in nano-CMOS designs has gained tremendous interest both in academia and in...
A very popular approach for leakage power reduction is today represented by the adoption of emerging...
Leakage power loss is a major concern in deep-submicron technologies. High-performance processors an...
With the growing scaling of technology, leakage power dissipation has become a critical issue of VLS...
This paper presents a technique for minimizing sub threshold leakage current using stacked sleep tec...
The use of sleep transistors as power-gating elements to cut-off sub-threshold leakage stand-by curr...
Clustered sleep transistor insertion is an effective leakage power reduction technique that is well-...
Leakage power has grown significantly and is a major challenge in SoC design. Among SoC's compo...
Multi-threshold CMOS is a valuable leakage reduction method in circuit standby mode. Reducing leakag...
In this brief, a low-overhead circuit technique is proposed to simultaneously reduce subthreshold an...
Leakage power has become a serious concern in nanometer CMOS technologies and is a very important is...
Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
<div>Static power consumption is a major concern in nanometre technologies. Along with technology sc...