The problem of automatically obtaining the layout of a circuit starting with a purely behavioural specification has been receiving growing attention during the last few years. Several reasons explain this interest, but the main one is the great amount of computing power that can now be integrated in a single device. Modern microelectronic technology allows the realisation in a small area of a great number of functions, enabling the production of very large circuits, whose design cannot be managed properly by traditional tools. So the requirement for new CAD tools, able to assist the designer in the definition of the circuit and to perform complex optimisation tasks is becoming-more and more urgent. While the problems involved in layout defi...
High level synthesis involves tasks that will transform an abstract or algorithmic level specificati...
Computer-aided design of VLSI circuits is usually carried out in three synthesis steps: high-level s...
The problem of wire layout (or routing) in VLSI design can be written as a large scale linear progra...
A new algorithm to solve operation scheduling problems is presented and compared with the best ones ...
162 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The thesis addresses the algo...
158 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.A new approach is introduced ...
Modern microprocessors such as Intel's Pentium chip typically contain many millions of transistors. ...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
We consider the gate matrix layout problem for VLSI design, and improve the time and space complexit...
As the technology advances, millions of transistors can be integrated on a small chip area. With the...
Traditional IC design methodology based on standard cells shows its limitation on design efficiency,...
Nowadays, with the processing technology of integrated circuits(IC) developing into deep sub-micron ...
In this paper, a layout synthesis tool for the design of analog integrated circuits (ICs) is present...
In this thesis algorithms for solving performance-driven chip floorplanning and global routing probl...
High level synthesis involves tasks that will transform an abstract or algorithmic level specificati...
Computer-aided design of VLSI circuits is usually carried out in three synthesis steps: high-level s...
The problem of wire layout (or routing) in VLSI design can be written as a large scale linear progra...
A new algorithm to solve operation scheduling problems is presented and compared with the best ones ...
162 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The thesis addresses the algo...
158 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1986.A new approach is introduced ...
Modern microprocessors such as Intel's Pentium chip typically contain many millions of transistors. ...
The problem of automatic layout synthesis is addressed. Given a description of the cell circuit to b...
In recent years the drive to produce more complex integrated circuits while spending less design tim...
We consider the gate matrix layout problem for VLSI design, and improve the time and space complexit...
As the technology advances, millions of transistors can be integrated on a small chip area. With the...
Traditional IC design methodology based on standard cells shows its limitation on design efficiency,...
Nowadays, with the processing technology of integrated circuits(IC) developing into deep sub-micron ...
In this paper, a layout synthesis tool for the design of analog integrated circuits (ICs) is present...
In this thesis algorithms for solving performance-driven chip floorplanning and global routing probl...
High level synthesis involves tasks that will transform an abstract or algorithmic level specificati...
Computer-aided design of VLSI circuits is usually carried out in three synthesis steps: high-level s...
The problem of wire layout (or routing) in VLSI design can be written as a large scale linear progra...