This work presents the design and the test results of an analog decoder for the 40-bit block length, rate 1/3, Turbo Code defined in the UMTS standard. The prototype is fully integrated in a three-metal double-poly 0.35-μm CMOS technology, and includes an I/O interface that maximizes the decoder throughput. After the successful implementation of proof-of-concept analog iterative decoders by different research groups in both bipolar and CMOS technologies, this is the first reported prototype of an analog decoder for a realistic error-correcting code. The decoder was successfully tested at the maximum data rate defined in the standard (2 Mb/s), with an overall power consumption of 10.3 mW at 3.3 V, going down to 7.6 mW with the decoder core o...
IN THIS THESIS, the concept of analog decoding as a power-saving implementation alternative to the t...
In this work, we consider a class of structured regular LDPC codes, called Turbo-Structured LDPC (TS...
The first part of this work concerns analog decoding. It presents the design of the I/O interface fo...
This work presents the design and the test results of an analog decoder for the 40-bit block length,...
This work presents the design and the test results of an analog decoder for the 40-bit block length,...
In this paper, we discuss the design and testing results of an analog 0.35 \u3bcm CMOS turbo decoder...
The design and test results of a three-metal, double-poly, 0.35 \u3bcm; CMOS analog turbo decoder fo...
In this paper, we present an all-analog implementation of the rate-1/3, block length 40, universal m...
In this work we present a full analog turbo decoder for hard-disk EPR-IV read channels in CMOS techn...
Current-mode circuits are presented for implementing analog min-sum (MS) iterative decoders. These d...
A novel current-mode approach is proposed for implementing basic building blocks of an analog iterat...
In this paper, a novel current-mode approach is proposed for implementing basic building blocks of a...
Abstract—Error correcting decoder’s performance is crucial for communication systems. Since the perf...
International audienceBased on multiple-slice turbo codes, a novel semi-iterative analog turbo decod...
This paper presents the architecture and the corresponding simulation results for a very low power h...
IN THIS THESIS, the concept of analog decoding as a power-saving implementation alternative to the t...
In this work, we consider a class of structured regular LDPC codes, called Turbo-Structured LDPC (TS...
The first part of this work concerns analog decoding. It presents the design of the I/O interface fo...
This work presents the design and the test results of an analog decoder for the 40-bit block length,...
This work presents the design and the test results of an analog decoder for the 40-bit block length,...
In this paper, we discuss the design and testing results of an analog 0.35 \u3bcm CMOS turbo decoder...
The design and test results of a three-metal, double-poly, 0.35 \u3bcm; CMOS analog turbo decoder fo...
In this paper, we present an all-analog implementation of the rate-1/3, block length 40, universal m...
In this work we present a full analog turbo decoder for hard-disk EPR-IV read channels in CMOS techn...
Current-mode circuits are presented for implementing analog min-sum (MS) iterative decoders. These d...
A novel current-mode approach is proposed for implementing basic building blocks of an analog iterat...
In this paper, a novel current-mode approach is proposed for implementing basic building blocks of a...
Abstract—Error correcting decoder’s performance is crucial for communication systems. Since the perf...
International audienceBased on multiple-slice turbo codes, a novel semi-iterative analog turbo decod...
This paper presents the architecture and the corresponding simulation results for a very low power h...
IN THIS THESIS, the concept of analog decoding as a power-saving implementation alternative to the t...
In this work, we consider a class of structured regular LDPC codes, called Turbo-Structured LDPC (TS...
The first part of this work concerns analog decoding. It presents the design of the I/O interface fo...