This paper proposes a unique method of an error detection and correction (EDAC) circuit, carried out using arithmetic logic blocks. The modified logic blocks circuit and its auxiliary components are designed with Boolean and block reduction technique, which reduced one logic gate per block. The reduced logic circuits were simulated and designed using MATLAB Simulink, DSCH 2 CAD, and Microwind CAD tools. The modified, 2:1 multiplexer, demultiplexer, comparator, 1-bit adder, ALU, and error correction and detection circuit were simulated using MATLAB and Microwind. The EDAC circuit operates at a speed of 454.676 MHz and a slew rate of -2.00 which indicates excellence in high speed and low-area.
We present a fault tolerant Arithmetic and Logic Unit (ALU) for medical systems. Real-time medical s...
International audienceA decoding algorithm and logic implementation is proposed for fast, low-comple...
Multiple upsets would be available in SRAM-based FPGAs which utilizes SRAM in different parts to imp...
This paper proposes a unique method of an error detection and correction (EDAC) circuit, carried out...
This paper presents an error-detection method for Euclidean Geometry low density parity check codes ...
This paper describes an efficient implementation of an error correction circuit based on single erro...
This paper describes an efficient implementation of an error correction circuit based on single erro...
Abstract—Modern security-aware embedded systems need pro-tection against fault attacks. These attack...
The Error Correction Codes turn out to be most excellent way to alleviate soft errors in memory. The...
International audienceSelecting the ideal trade-off between reliability improvement and cost (i.e., ...
This thesis presents the results of an investigation into the applicability of Arithmetic Decomposit...
The technology advancement scaling to Reliability,Availability and Serviceability are the three impo...
A novel approach to designing concurrent-error-detecting arithmetic and logic units using Berger cod...
This paper presents the decoder design for the single error correcting and double error detecting co...
Linear block code (LBC) is an error detection and correction code that is widely used in communicati...
We present a fault tolerant Arithmetic and Logic Unit (ALU) for medical systems. Real-time medical s...
International audienceA decoding algorithm and logic implementation is proposed for fast, low-comple...
Multiple upsets would be available in SRAM-based FPGAs which utilizes SRAM in different parts to imp...
This paper proposes a unique method of an error detection and correction (EDAC) circuit, carried out...
This paper presents an error-detection method for Euclidean Geometry low density parity check codes ...
This paper describes an efficient implementation of an error correction circuit based on single erro...
This paper describes an efficient implementation of an error correction circuit based on single erro...
Abstract—Modern security-aware embedded systems need pro-tection against fault attacks. These attack...
The Error Correction Codes turn out to be most excellent way to alleviate soft errors in memory. The...
International audienceSelecting the ideal trade-off between reliability improvement and cost (i.e., ...
This thesis presents the results of an investigation into the applicability of Arithmetic Decomposit...
The technology advancement scaling to Reliability,Availability and Serviceability are the three impo...
A novel approach to designing concurrent-error-detecting arithmetic and logic units using Berger cod...
This paper presents the decoder design for the single error correcting and double error detecting co...
Linear block code (LBC) is an error detection and correction code that is widely used in communicati...
We present a fault tolerant Arithmetic and Logic Unit (ALU) for medical systems. Real-time medical s...
International audienceA decoding algorithm and logic implementation is proposed for fast, low-comple...
Multiple upsets would be available in SRAM-based FPGAs which utilizes SRAM in different parts to imp...