Image feature extraction is instrumental for most of the best-performing algorithms in computer vision. However, it is also expensive in terms of computational and memory resources for embedded systems due to the need of dealing with individual pixels at the earliest processing levels. In this regard, conventional system architectures do not take advantage of potential exploitation of parallelism and distributed memory from the very beginning of the processing chain. Raw pixel values provided by the front-end image sensor are squeezed into a high-speed interface with the rest of system components. Only then, after deserializing this massive dataflow, parallelism, if any, is exploited. This chapter introduces a rather different approach from...
Traditional image processing algorithms are sequential in nature. When these algorithms are implemen...
In computer vision, local descriptors permit to summarize relevant visual cues through feature vecto...
We propose a scalable and fexible hardware architecture for the extraction of image features, used i...
Image feature extraction is instrumental for most of the best-performing algorithms in computer vis...
Smart CMOS image sensors can leverage the inherent data-level parallelism and regular computational ...
Smart CMOS image sensors can leverage the inherent data-level parallelism and regular computational ...
This paper describes the use of a reconfigurable focal-plane processing array in order to achieve an...
In computer vision, local descriptors permit to summarize relevant visual cues through feature vecto...
Computer vision algorithms, such as scale-invariant feature transform (SIFT), are used in many impor...
International audienceA high speed Analog VLSI Image acquisition and pre-processing system is descri...
International audienceA high speed Analog VLSI Image acquisition and pre-processing system is descri...
International audienceA high-speed analog VLSI image acquisition and low-level image processing syst...
Feature extraction in digital image processing is a very intensive task for a CPU. In order to achie...
International audienceA high-speed analog VLSI image acquisition and low-level image processing syst...
Focal-plane Sensor-Processor Arrays (FPSPs) are new imaging devices with parallel Single Instruction...
Traditional image processing algorithms are sequential in nature. When these algorithms are implemen...
In computer vision, local descriptors permit to summarize relevant visual cues through feature vecto...
We propose a scalable and fexible hardware architecture for the extraction of image features, used i...
Image feature extraction is instrumental for most of the best-performing algorithms in computer vis...
Smart CMOS image sensors can leverage the inherent data-level parallelism and regular computational ...
Smart CMOS image sensors can leverage the inherent data-level parallelism and regular computational ...
This paper describes the use of a reconfigurable focal-plane processing array in order to achieve an...
In computer vision, local descriptors permit to summarize relevant visual cues through feature vecto...
Computer vision algorithms, such as scale-invariant feature transform (SIFT), are used in many impor...
International audienceA high speed Analog VLSI Image acquisition and pre-processing system is descri...
International audienceA high speed Analog VLSI Image acquisition and pre-processing system is descri...
International audienceA high-speed analog VLSI image acquisition and low-level image processing syst...
Feature extraction in digital image processing is a very intensive task for a CPU. In order to achie...
International audienceA high-speed analog VLSI image acquisition and low-level image processing syst...
Focal-plane Sensor-Processor Arrays (FPSPs) are new imaging devices with parallel Single Instruction...
Traditional image processing algorithms are sequential in nature. When these algorithms are implemen...
In computer vision, local descriptors permit to summarize relevant visual cues through feature vecto...
We propose a scalable and fexible hardware architecture for the extraction of image features, used i...