This paper presents a power efficient architecture for a neural spike recording channel. The channel offers a selfcalibration operation mode and can be used both for signal tracking (to raw digitize the acquired neural waveform) and feature extraction (to build a PWL approximation of the spikes in order to reduce data bandwidth on the RF-link). The neural threshold voltage is adaptively calculated during the spike detection period using basic digital operations. The neural input signal is amplified and filtered using a LNA, reconfigurable Band-Pass Filter, followed by a fully reconfigurable 8-bit ADC. The key element is the ADC architecture. It is a binary search data converter with a SCimplementation. Due to its architecture, it can be pro...
This paper reports a 128-channel neural recording integrated circuit (IC) with on-the-fly spike feat...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a programmable 400 μm pitch neural spike recording channel, fabricated in a 130 n...
This paper reports an integrated 64-channel neural spike recording sensor, together with all the cir...
This paper reports an integrated 64-channel neural spike recording sensor, together with all the cir...
Modern microtechnology is enabling the channel count of neural recording integrated circuits to scal...
This paper presents a self-calibration circuit for a neural spike recording channel. The proposed de...
http://digital.csic.es/handle/10261/111553his paper reports an integrated 64-channel neural recordin...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
A design of small, low-power, low-data rate, wireless 32-channel neural recording system for small a...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
We present a fully implantable neural recording IC with a spike-driven data compression scheme to im...
This paper reports a 128-channel neural recording integrated circuit (IC) with on-the-fly spike feat...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a programmable 400 μm pitch neural spike recording channel, fabricated in a 130 n...
This paper reports an integrated 64-channel neural spike recording sensor, together with all the cir...
This paper reports an integrated 64-channel neural spike recording sensor, together with all the cir...
Modern microtechnology is enabling the channel count of neural recording integrated circuits to scal...
This paper presents a self-calibration circuit for a neural spike recording channel. The proposed de...
http://digital.csic.es/handle/10261/111553his paper reports an integrated 64-channel neural recordin...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
A design of small, low-power, low-data rate, wireless 32-channel neural recording system for small a...
This paper reports a multi-channel neural spike recording system-on-chip with digital data compressi...
We present a fully implantable neural recording IC with a spike-driven data compression scheme to im...
This paper reports a 128-channel neural recording integrated circuit (IC) with on-the-fly spike feat...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...
This paper reports a multi-channel neural spike recording system-on-chip (SoC) with digital data co...