This paper, presents a new design for 1-bit full adder cell using hybrid-CMOS logic style. Using a novel structure for implementation of the proposed full adder caused it has better performance in terms of propagation delay and power-delay product (PDP) compared to its counterparts. According to the simulation results, the propagation delay of the proposed full adder is 22.8% less than the propagation delay of next fastest full adder, and the power-delay product of the proposed full adder is 22.7% less than the next best PDP. HSpice simulations using 65nm technology with a power supply of 1.2V was utilized to evaluate the performance of the circuits
VLSI technology become one of the most significant and demandable because of the characteristics lik...
Abstract. This paper presents two new high-speed low-power 1-bit full-adder cells using an alternati...
Abstract. This paper presents two new high-speed low-power 1-bit full-adder cells using an alternati...
Full adder is a basic and vital building block for various arithmetic circuits such as multipliers. ...
In this paper, the design and simulation of a high-speed, low power 6-T XOR-XNOR circuit is carried ...
Full adder is a basic and vital building block for various arithmetic circuits such as multipliers. ...
Full adder is a basic and vital building block for various arithmetic circuits such as multipliers. ...
Hybrid-logic implementation is highly suitable in the design of a full adder circuit to attain high-...
In this paper, a hybrid low power and high speed 1-bit full adder design employing both complimentar...
Addition is the vital arithmetic operation and it acts as a base for many arithmetic operations such...
In this paper, we proposed an efficient full adder circuit using 16 transistors. The proposed high-s...
AbstractThis paper presents a low voltage and high performance 1-bit full adder designed with an eff...
This paper presents the design of high-speed full adder circuits using a new CMOS mixed mode logic f...
Abstract---The full Adder is designed using CMOS logic style by dividing it in three modules so that...
Abstract--- In this paper we demonstrate the performance analysis of CMOS Full adder circuits in thi...
VLSI technology become one of the most significant and demandable because of the characteristics lik...
Abstract. This paper presents two new high-speed low-power 1-bit full-adder cells using an alternati...
Abstract. This paper presents two new high-speed low-power 1-bit full-adder cells using an alternati...
Full adder is a basic and vital building block for various arithmetic circuits such as multipliers. ...
In this paper, the design and simulation of a high-speed, low power 6-T XOR-XNOR circuit is carried ...
Full adder is a basic and vital building block for various arithmetic circuits such as multipliers. ...
Full adder is a basic and vital building block for various arithmetic circuits such as multipliers. ...
Hybrid-logic implementation is highly suitable in the design of a full adder circuit to attain high-...
In this paper, a hybrid low power and high speed 1-bit full adder design employing both complimentar...
Addition is the vital arithmetic operation and it acts as a base for many arithmetic operations such...
In this paper, we proposed an efficient full adder circuit using 16 transistors. The proposed high-s...
AbstractThis paper presents a low voltage and high performance 1-bit full adder designed with an eff...
This paper presents the design of high-speed full adder circuits using a new CMOS mixed mode logic f...
Abstract---The full Adder is designed using CMOS logic style by dividing it in three modules so that...
Abstract--- In this paper we demonstrate the performance analysis of CMOS Full adder circuits in thi...
VLSI technology become one of the most significant and demandable because of the characteristics lik...
Abstract. This paper presents two new high-speed low-power 1-bit full-adder cells using an alternati...
Abstract. This paper presents two new high-speed low-power 1-bit full-adder cells using an alternati...