The steady down scaling of CMOS device dimensions has been the main stimulus to the growth of microelectronics and computer aided very large scale integration (VLSI) design. But the more an integrated circuit (IC) is scaled, the higher its packing density becomes. The increasing size of chips, measured in either area or number of transistors, and the waste of the large capital investment involved in fabricating and testing circuits that do not work, make layout analysis and verification an important part of physical design automation. The most efficient way to overcome these difficulties is to identify a related collection of interconnected primitive devices in a circuit as a gate-level component. This is usually called the subcircuit extra...
In very deep-submicron VLSI, certain manufacturing steps – notably optical exposure, resist developm...
In very deep-submicron VLSI, certain manufacturing steps -- notably optical exposure, resist develop...
This dissertation describes a sub-system of an Arithmetic Design System (ADS) which is intended to e...
Technical and economic factors have caused the field of physical design automation to receive increa...
The problem of finding meaningful subcircuits in a logic layout appears in many contexts in computer...
The problem of finding meaningful subcircuits in a logic layout appears in many contexts in computer...
The program CELLINEX presented in the paper finds the cellular interconnections from the layout of...
The design of increasingly complex integrated circuits requires synthesis tools rather than analysis...
In this paper, we describe the latest version of the layout-to-circuit extractor Space. Space can be...
To fabricate a reliable integrated circuit chip, foundries follow specific design rules and layout p...
In the competitive world of microprocessor design and manufacturing, rapid advancements can be facil...
The problem of converting a flat transistor circuit into a hierarchical circuit of logical gatesis c...
Consumer electronics have become an integral part of people’s life putting at their disposal immense...
The development of a theoretical basis for a technology-independent, false-error free, hierarchical ...
International audienceThe author presents a new approach to solving the device recognition problem f...
In very deep-submicron VLSI, certain manufacturing steps – notably optical exposure, resist developm...
In very deep-submicron VLSI, certain manufacturing steps -- notably optical exposure, resist develop...
This dissertation describes a sub-system of an Arithmetic Design System (ADS) which is intended to e...
Technical and economic factors have caused the field of physical design automation to receive increa...
The problem of finding meaningful subcircuits in a logic layout appears in many contexts in computer...
The problem of finding meaningful subcircuits in a logic layout appears in many contexts in computer...
The program CELLINEX presented in the paper finds the cellular interconnections from the layout of...
The design of increasingly complex integrated circuits requires synthesis tools rather than analysis...
In this paper, we describe the latest version of the layout-to-circuit extractor Space. Space can be...
To fabricate a reliable integrated circuit chip, foundries follow specific design rules and layout p...
In the competitive world of microprocessor design and manufacturing, rapid advancements can be facil...
The problem of converting a flat transistor circuit into a hierarchical circuit of logical gatesis c...
Consumer electronics have become an integral part of people’s life putting at their disposal immense...
The development of a theoretical basis for a technology-independent, false-error free, hierarchical ...
International audienceThe author presents a new approach to solving the device recognition problem f...
In very deep-submicron VLSI, certain manufacturing steps – notably optical exposure, resist developm...
In very deep-submicron VLSI, certain manufacturing steps -- notably optical exposure, resist develop...
This dissertation describes a sub-system of an Arithmetic Design System (ADS) which is intended to e...