A novel approach utilising the emerging memristor technology is introduced for realising a 2-input primitive XNOR gate. This gate enables in-memory computing and is used as a building block of multi-input XNOR gates. The XNOR gate is realised with eight memristors of two crossbar arrays. The average power consumption of an 8-input XNOR gate is calculated and compared with its counterpart realised with CMOS technology – the XNOR gate consumes less power. ESOP realisation can be directly implemented with XNOR gates. Our simulation results and comparisons show the benefit of the proposed XNOR gate in terms of delay, area, and power. Volistor logic XNOR gate. (a) Circuit diagram of two-input volistor logic XNOR gate. Input voltages are applied ...
AbstractThe aim of this paper is to reduce power and area of the Modified Booth Encoder. The encoder...
Memristive switches are able to act as both storage and computing elements, which make them an excel...
In this paper we are proposing new systematic cell design methodology based efficient two three-inpu...
In present work a new XNOR gate using three transistors has been presented, which shows power dissip...
In present work a new XNOR gate using three transistors has been presented, which shows power dissip...
XOR gates are basic building blocks in the design of almost all kinds of digital circuits for signal...
[[abstract]]Several efficient CMOS two-input exclusive-OR (XOR) logic structures have been reported ...
[[abstract]]In this paper, we propose a 3-input XOR/XNOR circuit for low-voltage low-power applicati...
with increasing circuits- complexity and demand to use portable devices, power consumption is one of...
A power efficient circuit topology is proposed to implement a low-voltage CMOS 2-input pass-transist...
The current CMOS’s industry standard XOR and XNOR gate consist of 12 and 10 transistors, respectivel...
This paper describes a CMOS-memristive Programmable Logic Device connected to CMOS XOR gates (mPLD-X...
New methodologies for XOR-XNOR circuits are proposed to improve the speed and power as these circuit...
We introduce a novel volistor logic gate which uses voltage as input and resistance as output. Volis...
We introduce a novel volistor logic gate which uses voltage as input and resistance as output. Volis...
AbstractThe aim of this paper is to reduce power and area of the Modified Booth Encoder. The encoder...
Memristive switches are able to act as both storage and computing elements, which make them an excel...
In this paper we are proposing new systematic cell design methodology based efficient two three-inpu...
In present work a new XNOR gate using three transistors has been presented, which shows power dissip...
In present work a new XNOR gate using three transistors has been presented, which shows power dissip...
XOR gates are basic building blocks in the design of almost all kinds of digital circuits for signal...
[[abstract]]Several efficient CMOS two-input exclusive-OR (XOR) logic structures have been reported ...
[[abstract]]In this paper, we propose a 3-input XOR/XNOR circuit for low-voltage low-power applicati...
with increasing circuits- complexity and demand to use portable devices, power consumption is one of...
A power efficient circuit topology is proposed to implement a low-voltage CMOS 2-input pass-transist...
The current CMOS’s industry standard XOR and XNOR gate consist of 12 and 10 transistors, respectivel...
This paper describes a CMOS-memristive Programmable Logic Device connected to CMOS XOR gates (mPLD-X...
New methodologies for XOR-XNOR circuits are proposed to improve the speed and power as these circuit...
We introduce a novel volistor logic gate which uses voltage as input and resistance as output. Volis...
We introduce a novel volistor logic gate which uses voltage as input and resistance as output. Volis...
AbstractThe aim of this paper is to reduce power and area of the Modified Booth Encoder. The encoder...
Memristive switches are able to act as both storage and computing elements, which make them an excel...
In this paper we are proposing new systematic cell design methodology based efficient two three-inpu...