During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity factor (AF) induced by the applied test vectors is significantly higher than that experienced during its in field operation. Consequently, power droop (PD) may take place during both shift and capture phases, which will slow down the circuit under test (CUT) signal transitions. At capture, this phenomenon is likely to be erroneously recognized as due to delay faults. As a result, a false test fail may be generated, with consequent increase in yield loss. In this paper, we propose two approaches to reduce the PD generated at capture during at-speed test of sequential circuits with scan-based Logic BIST using the Launch-On-Shift scheme. Both a...
none6siThe generation of significant power droop (PD) during at-speed test performed by Logic BIST i...
The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Sel...
The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Sel...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
This document is the Accepted Manuscript version. Personal use of this material is permitted. Permis...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
none6siThe generation of significant power droop (PD) during at-speed test performed by Logic BIST i...
The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Sel...
The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Sel...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
This document is the Accepted Manuscript version. Personal use of this material is permitted. Permis...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
During at-speed test of high performance sequential ICs using scan-based Logic BIST, the IC activity...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
The generation of significant power droop (PD) during at-speed test performed by Logic BIST is a con...
none6siThe generation of significant power droop (PD) during at-speed test performed by Logic BIST i...
The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Sel...
The generation of significant power droop (PD) during at-speed test performed by Logic Built-In Sel...