A reliable and variation-tolerant architecture for shared-L1 processor clusters is proposed. The architecture uses a single-cycle mesh of tree as the interconnection network between processors and a unified Tightly Coupled Data Memory (TCDM). The proposed technique is able to compensate the effect of process variation on processor to memory paths. By adding one stage of controllable pipeline on the processor to memory paths we are able to switch between two modes: with and without pipeline. If there is no variation, the processor to memory path is fully combination and we have single-cycle read and write operations. If the variation occurs, the controllable pipeline is switched to pipeline mode and by increasing the latency of the read/writ...
This paper describes the design and implementation of mechanisms for latency tolerance in the remote...
Thesis (Ph. D.)--University of Washington, 1997Two recent trends are affecting the design of medium-...
The growing speed gap between transistors and wire interconnects is forcing the development of distr...
A reliable and variation-tolerant architecture for shared-L1 processor clusters is proposed. The arc...
none3noIn this brief, we propose a variation-tolerant architecture for shared-L1 processor clusters ...
none4Shared L1 memory is an interesting architectural option for building tightly-coupled multi-core...
Near-threshold operation is today a key research area in Ultra-Low Power (ULP) computing, as it prom...
Near Threshold Operation is today a key research area in ultra-low power (ULP) computing, as it prom...
A shared-L1 cache architecture is proposed for tightly coupled processor clusters. Sharing an L1 tig...
Journal ArticleClustered microarchitectures are an attractive alternative to large monolithic super...
A key challenge in scaling shared-L1 multi-core clusters towards many-core (more than 16 cores) conf...
The design of the memory hierarchy in a multi-core architecture is a critical component since it mus...
This thesis focuses on the issue of reliability and fault tolerance in Distributed Shared Memory Mul...
The performance of clustered microarchitectures relies on steering schemes that try to find the best...
grantor: University of TorontoImplementing multiple processors on a single chip is one of ...
This paper describes the design and implementation of mechanisms for latency tolerance in the remote...
Thesis (Ph. D.)--University of Washington, 1997Two recent trends are affecting the design of medium-...
The growing speed gap between transistors and wire interconnects is forcing the development of distr...
A reliable and variation-tolerant architecture for shared-L1 processor clusters is proposed. The arc...
none3noIn this brief, we propose a variation-tolerant architecture for shared-L1 processor clusters ...
none4Shared L1 memory is an interesting architectural option for building tightly-coupled multi-core...
Near-threshold operation is today a key research area in Ultra-Low Power (ULP) computing, as it prom...
Near Threshold Operation is today a key research area in ultra-low power (ULP) computing, as it prom...
A shared-L1 cache architecture is proposed for tightly coupled processor clusters. Sharing an L1 tig...
Journal ArticleClustered microarchitectures are an attractive alternative to large monolithic super...
A key challenge in scaling shared-L1 multi-core clusters towards many-core (more than 16 cores) conf...
The design of the memory hierarchy in a multi-core architecture is a critical component since it mus...
This thesis focuses on the issue of reliability and fault tolerance in Distributed Shared Memory Mul...
The performance of clustered microarchitectures relies on steering schemes that try to find the best...
grantor: University of TorontoImplementing multiple processors on a single chip is one of ...
This paper describes the design and implementation of mechanisms for latency tolerance in the remote...
Thesis (Ph. D.)--University of Washington, 1997Two recent trends are affecting the design of medium-...
The growing speed gap between transistors and wire interconnects is forcing the development of distr...