We propose a new design for testability approach for testing clock faults of next generation high performance microprocessors. In fact, it has been shown that conventional manufacturing test is unable to guarantee their detection, although they could compromise the effectiveness of delay fault testing, as well as the microprocessor correct operation in the field. These conditions will of course worsen with technology scaling, due to the expected increase in fault likelihood, included clock faults. To deal with these problems we propose a design for testability approach that, by means of simple modifications to conventional clock buffers, allows clock fault detection through any conventional manufacturing test approach. This is achieved at t...
In this paper, we show that clock faults producing duty-cycle variations, which have been proven ver...
This paper proposes an on-chip detector for the on-line testing of faults affecting clock signals an...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...
We propose a new design for testability approach for testing clock faults of next generation high pe...
In this paper we present a novel approach for testing clock faults for high performance microproces...
Based on real process data of a reference microprocessor, fault models are derived for the manufactu...
In today's high performance (multi-GHz) microprocessors' design, on-chip clock calibration features ...
In today’s high performance (multi-GHz) microprocessors’ design, on-chip clock calibration features ...
In today's high performance (multi-GHz) microprocessors' design, on-chip clock calibration features ...
In today’s high performance (multi-GHz) microprocessors’ design, on-chip clock calibration features ...
We analyze the probability to detect clock faults indirectly through conventional functional testing...
The continuous scaling of microelectronics technology allows for keeping on increasing IC performanc...
The increasing clock frequencies have led to new fault effects of production defects. These so calle...
In this paper, we show that clock faults producing duty-cycle variations, which have been proven ver...
1 This paper addresses the problem of testing path delay faults in a microprocessor using instructi...
In this paper, we show that clock faults producing duty-cycle variations, which have been proven ver...
This paper proposes an on-chip detector for the on-line testing of faults affecting clock signals an...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...
We propose a new design for testability approach for testing clock faults of next generation high pe...
In this paper we present a novel approach for testing clock faults for high performance microproces...
Based on real process data of a reference microprocessor, fault models are derived for the manufactu...
In today's high performance (multi-GHz) microprocessors' design, on-chip clock calibration features ...
In today’s high performance (multi-GHz) microprocessors’ design, on-chip clock calibration features ...
In today's high performance (multi-GHz) microprocessors' design, on-chip clock calibration features ...
In today’s high performance (multi-GHz) microprocessors’ design, on-chip clock calibration features ...
We analyze the probability to detect clock faults indirectly through conventional functional testing...
The continuous scaling of microelectronics technology allows for keeping on increasing IC performanc...
The increasing clock frequencies have led to new fault effects of production defects. These so calle...
In this paper, we show that clock faults producing duty-cycle variations, which have been proven ver...
1 This paper addresses the problem of testing path delay faults in a microprocessor using instructi...
In this paper, we show that clock faults producing duty-cycle variations, which have been proven ver...
This paper proposes an on-chip detector for the on-line testing of faults affecting clock signals an...
textThe rapidly evolving process technologies and device complexity that have fueled the exponentia...