none4This work is aimed at defining the architecture of a new digital ASIC, namely Slow-Control Adapter (SCA), which will be designed in a commercial 130-nm CMOS technology. This chip will be embedded within a high-speed data acquisition optical link (GBT) to control and monitor the front-end electronics in future high-energy physics experiments. The GBT link provides a transparent transport layer between the SCA and control electronics in the counting room. The proposed SCA supports a variety of common bus protocols to interface with end-user general-purpose electronics. Between the GBT and the SCA a standard 100 Mb/s IEEE-802.3 compatible protocol will be implemented. This standard protocol allows off-line tests of the prototypes using co...
This work describes the design of a radiation tolerant, monitoring and control ASIC for applications...
The GBT-FPGA, part of the GBT (GigaBit Transceiver) project framework, is a VHDL-based core designed...
The LHCb experiment has proposed an upgrade towards a full 40 MHz readout system in order to run bet...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow-Control Adapter (...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow-Control Adapter (...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
This work describes the architecture of the GigaBit Transceiver – Slow Control Adapter (GBT–SCA) ASI...
This work describes the architecture of the GigaBit Transceiver – Slow Control Adapter (GBT–SCA) ASI...
This work describes the architecture of the GigaBit Transceiver – Slow Control Adapter (GBT–SCA) ASI...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
none4This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Arch...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
The future upgrades of the LHC experiments will increase the beam luminosity leading to a correspond...
This work describes the design of a radiation tolerant, monitoring and control ASIC for applications...
The GBT-FPGA, part of the GBT (GigaBit Transceiver) project framework, is a VHDL-based core designed...
The LHCb experiment has proposed an upgrade towards a full 40 MHz readout system in order to run bet...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow-Control Adapter (...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow-Control Adapter (...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
This work describes the architecture of the GigaBit Transceiver – Slow Control Adapter (GBT–SCA) ASI...
This work describes the architecture of the GigaBit Transceiver – Slow Control Adapter (GBT–SCA) ASI...
This work describes the architecture of the GigaBit Transceiver – Slow Control Adapter (GBT–SCA) ASI...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
none4This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Arch...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
The future upgrades of the LHC experiments will increase the beam luminosity leading to a correspond...
This work describes the design of a radiation tolerant, monitoring and control ASIC for applications...
The GBT-FPGA, part of the GBT (GigaBit Transceiver) project framework, is a VHDL-based core designed...
The LHCb experiment has proposed an upgrade towards a full 40 MHz readout system in order to run bet...