This paper describes the application space exploration of a heterogeneous digital signal processor with dynamic reconfiguration capabilities. The device is built around three reconfigurable engines featuring different flavours and computation granularities that make it suitable for a wide range of signal processing application domains such as video coding, image processing, telecommunications, and cryptography. Performance of signal processing applications is evaluated from measurements performed on a CMOS 90 nm prototype. In order to characterize the application space of the processor, performance is compared with state-of-the-art devices, taking programmability, computational capabilities, and energy efficiency as the main metrics. The de...
This paper describes a System on Chip implementation of a reconfigurable digital signal proces...
This chapter addresses reconfigurable heterogenous and homogeneous multicore system-on-chip (SoC) pl...
Reconfigurable computing holds the promise of delivering ASIC-like performance while preserving run-...
This paper describes a system on chip (SoC) implementation of a heterogeneous multi-core digital sig...
This paper describes a digital signal processor based on a multi-context, dynamically reconfigurable...
Embedded signal processing applications evolve towards advanced applications supporting many standar...
The computing demand of many signal processing algorithms is dramatically growing because of t...
Telecommunications and multimedia form a vast segment of the embedded systems market. Variations in ...
Emerging applications such as high definition television (HDTV), streaming video, image processing i...
Floating-point digital signal processors aid in implementing real-time digital signal processing alg...
This paper aims to describe a proposal of a reconfigurable and heterogeneous computing architecture ...
Prior to about 1980, real-time signal processing development work was dominated by hardware design t...
PhD ThesisEmerging applications such as high definition television (HDTV), streaming video, image pr...
Recent advances in very large scale integration (VLSI) have contributed to the current digital signa...
Domain-specific accelerators are a reaction adapting to device scaling and the dark silicon era. Thi...
This paper describes a System on Chip implementation of a reconfigurable digital signal proces...
This chapter addresses reconfigurable heterogenous and homogeneous multicore system-on-chip (SoC) pl...
Reconfigurable computing holds the promise of delivering ASIC-like performance while preserving run-...
This paper describes a system on chip (SoC) implementation of a heterogeneous multi-core digital sig...
This paper describes a digital signal processor based on a multi-context, dynamically reconfigurable...
Embedded signal processing applications evolve towards advanced applications supporting many standar...
The computing demand of many signal processing algorithms is dramatically growing because of t...
Telecommunications and multimedia form a vast segment of the embedded systems market. Variations in ...
Emerging applications such as high definition television (HDTV), streaming video, image processing i...
Floating-point digital signal processors aid in implementing real-time digital signal processing alg...
This paper aims to describe a proposal of a reconfigurable and heterogeneous computing architecture ...
Prior to about 1980, real-time signal processing development work was dominated by hardware design t...
PhD ThesisEmerging applications such as high definition television (HDTV), streaming video, image pr...
Recent advances in very large scale integration (VLSI) have contributed to the current digital signa...
Domain-specific accelerators are a reaction adapting to device scaling and the dark silicon era. Thi...
This paper describes a System on Chip implementation of a reconfigurable digital signal proces...
This chapter addresses reconfigurable heterogenous and homogeneous multicore system-on-chip (SoC) pl...
Reconfigurable computing holds the promise of delivering ASIC-like performance while preserving run-...