In highly parallel Multi-Processor System-on-Chip (MPSoC) design stages, interconnect performance is a key optimization target. To effectively achieve this objective, true-to-life IP core traffic must be injected and analyzed. However, the parallel development of MPSoC components may cause IP core models to be still unavailable when tuning communication performance. Traditionally, synthetic traffic generators have been used to overcome such an issue. However, target applications increasingly present non-trivial execution flows and synchronization patterns, especially in presence of underlying operating systems and when exploiting interrupt facilities. This property makes it very difficult to generate realistic test traffic. This paper prese...
Generating high-volume and accurate test traffic is crucial for assessing the performance of network...
International audienceThis paper presents a cost-effective and formal approach to model and analyze ...
This work focuses on communication architecture analy-sis for multi-processor Systems-on-Chips (MPSo...
In highly parallel Multi-Processor System-on-Chip (MPSoC) design stages, interconnect performance is...
The design of MultiProcessor Systems-on-Chip (MPSoC) emphasizes intellectual-property (IP)-based c...
Run-time reconfigurable interconnection networks can provide significant performance gains in shared...
We propose a chapter focused on multi-processor system on chip (MPSoC) traffic modeling for embedded...
For Systems-on-Chip (SoCs) development, a predomi-nant part of the design time is the simulation tim...
Run-time reconfigurable interconnection networks can provide significant performance gains in shared...
This paper presents a novel technique for the modeling and the simulation of parallel applications f...
Modern and future many-core systems represent large and complex architectures. The communication fab...
International audienceWe present hereafter a framework for on-chip traffic generation and networks-o...
Modern embedded systems are based on Multiprocessor-Systems-on-Chip (MPSoCs) to meet the strict timi...
Parallelizing the development cycles of hardware and software is becoming the industry’s norm for re...
International audienceThis paper presents a cost-effective and formal approach to model and analyze ...
Generating high-volume and accurate test traffic is crucial for assessing the performance of network...
International audienceThis paper presents a cost-effective and formal approach to model and analyze ...
This work focuses on communication architecture analy-sis for multi-processor Systems-on-Chips (MPSo...
In highly parallel Multi-Processor System-on-Chip (MPSoC) design stages, interconnect performance is...
The design of MultiProcessor Systems-on-Chip (MPSoC) emphasizes intellectual-property (IP)-based c...
Run-time reconfigurable interconnection networks can provide significant performance gains in shared...
We propose a chapter focused on multi-processor system on chip (MPSoC) traffic modeling for embedded...
For Systems-on-Chip (SoCs) development, a predomi-nant part of the design time is the simulation tim...
Run-time reconfigurable interconnection networks can provide significant performance gains in shared...
This paper presents a novel technique for the modeling and the simulation of parallel applications f...
Modern and future many-core systems represent large and complex architectures. The communication fab...
International audienceWe present hereafter a framework for on-chip traffic generation and networks-o...
Modern embedded systems are based on Multiprocessor-Systems-on-Chip (MPSoCs) to meet the strict timi...
Parallelizing the development cycles of hardware and software is becoming the industry’s norm for re...
International audienceThis paper presents a cost-effective and formal approach to model and analyze ...
Generating high-volume and accurate test traffic is crucial for assessing the performance of network...
International audienceThis paper presents a cost-effective and formal approach to model and analyze ...
This work focuses on communication architecture analy-sis for multi-processor Systems-on-Chips (MPSo...