This work presents a theoretical analysis, validated by numerical simulations, of the vertical LOCOS DMOS structure. New analytical models of the specific on-state resistance and breakdown voltage are developed, which improve upon previous models in that an explicit dependence on device geometry and impurity concentration is worked out. The model accounts for the space charge due to the lateral and vertical depletion regions related to the field plates and the p-body/n-drift junction, respectively. The process-induced strain within the drift region is modeled as a function of the main geometrical parameters. Vertical LOCOS DMOS devices can thus be easily optimized, as shown by a few examples
A novel trench SOI LDMOS with centrosymmetric double vertical field plates structure (CDVFPT SOI LDM...
A simple analytical DC model has been developed for power DMOS transistors in a strong inversion. Th...
Conventional VDMOS (vertically double diffused metal oxide semiconductor) Technology for power devic...
This work presents a theoretical analysis, validated by numerical simulations, of the vertical LOCOS...
There the purpose are to develop and to study the rise methods of stability of powerful high-voltage...
Part I: Vertical DMOS Transistors System level integration is a major trend in the electronic indust...
A physical model for vertical DMOS power transistors is presented. The model takes into account vari...
The physical mechanisms specific for 40 V LDMOS power transistors under ESD stress (gate grounded/co...
In this paper we analyzed, through experiments and 2D simulations, the behaviour under high reverse ...
Double-diffused Metal Oxide Semiconductor (DMOS) transistors are widely used in silicon based High-V...
An analytical model for the channel region in MOS-gated power transistors has been developed. The mo...
[[abstract]]The failure mechanism of Unclamped Inductive Switching (UIS) stress on Laterally Diffuse...
[[abstract]]This thesis presents a method to optimize integrated LDMOS transistors for use in on-res...
This paper presents two-dimensional process and device simulation results of power VDMOS one-cell in...
ANALYSE DES MECANISMES QUI REGISSENT LE FONCTIONNEMENT, STATISTIQUE ET DYNAMIQUE DU TRANSISTOR MOS A...
A novel trench SOI LDMOS with centrosymmetric double vertical field plates structure (CDVFPT SOI LDM...
A simple analytical DC model has been developed for power DMOS transistors in a strong inversion. Th...
Conventional VDMOS (vertically double diffused metal oxide semiconductor) Technology for power devic...
This work presents a theoretical analysis, validated by numerical simulations, of the vertical LOCOS...
There the purpose are to develop and to study the rise methods of stability of powerful high-voltage...
Part I: Vertical DMOS Transistors System level integration is a major trend in the electronic indust...
A physical model for vertical DMOS power transistors is presented. The model takes into account vari...
The physical mechanisms specific for 40 V LDMOS power transistors under ESD stress (gate grounded/co...
In this paper we analyzed, through experiments and 2D simulations, the behaviour under high reverse ...
Double-diffused Metal Oxide Semiconductor (DMOS) transistors are widely used in silicon based High-V...
An analytical model for the channel region in MOS-gated power transistors has been developed. The mo...
[[abstract]]The failure mechanism of Unclamped Inductive Switching (UIS) stress on Laterally Diffuse...
[[abstract]]This thesis presents a method to optimize integrated LDMOS transistors for use in on-res...
This paper presents two-dimensional process and device simulation results of power VDMOS one-cell in...
ANALYSE DES MECANISMES QUI REGISSENT LE FONCTIONNEMENT, STATISTIQUE ET DYNAMIQUE DU TRANSISTOR MOS A...
A novel trench SOI LDMOS with centrosymmetric double vertical field plates structure (CDVFPT SOI LDM...
A simple analytical DC model has been developed for power DMOS transistors in a strong inversion. Th...
Conventional VDMOS (vertically double diffused metal oxide semiconductor) Technology for power devic...