Based on real process data of a reference microprocessor, fault models are derived for the manufacturing defects most likely to affect signals of the clock distribution network. Their probability is estimated with Inductive Fault Analysis performed on the actual layout of the reference microprocessor. The effects of the most likely faults have been evaluated by electrical level simulations. We have found that, contrary to common assumptions, only a small percentage of such faults result in catastrophic failures easily detected during manufacturing testing. On the contrary, the majority of such faults lead to local failures not likely to be detected during manufacturing testing, despite their possibly compromising the microprocessor o...
The increasing clock frequencies have led to new fault effects of production defects. These so calle...
Abstract—The literature about fault analysis typically de-scribes fault injection mechanisms, e.g. g...
In this paper, we analyze the impact of process variations on the clock skew of VLSI circuits design...
Based on real process data of a reference microprocessor, fault models are derived for the manufactu...
We propose a new design for testability approach for testing clock faults of next generation high pe...
In today's high performance (multi-GHz) microprocessors' design, on-chip clock calibration features ...
In today's high performance (multi-GHz) microprocessors' design, on-chip clock calibration features ...
In today’s high performance (multi-GHz) microprocessors’ design, on-chip clock calibration features ...
In today’s high performance (multi-GHz) microprocessors’ design, on-chip clock calibration features ...
In this paper we present a novel approach for testing clock faults for high performance microproces...
We analyze the probability to detect clock faults indirectly through conventional functional testing...
We analyze the impact of clock faults on product quality and operation in the field. We show that cl...
In this paper, we show that clock faults producing duty-cycle variations, which have been proven ver...
The continuous scaling of microelectronics technology allows for keeping on increasing IC performanc...
In this paper, we show that clock faults producing duty-cycle variations, which have been proven ver...
The increasing clock frequencies have led to new fault effects of production defects. These so calle...
Abstract—The literature about fault analysis typically de-scribes fault injection mechanisms, e.g. g...
In this paper, we analyze the impact of process variations on the clock skew of VLSI circuits design...
Based on real process data of a reference microprocessor, fault models are derived for the manufactu...
We propose a new design for testability approach for testing clock faults of next generation high pe...
In today's high performance (multi-GHz) microprocessors' design, on-chip clock calibration features ...
In today's high performance (multi-GHz) microprocessors' design, on-chip clock calibration features ...
In today’s high performance (multi-GHz) microprocessors’ design, on-chip clock calibration features ...
In today’s high performance (multi-GHz) microprocessors’ design, on-chip clock calibration features ...
In this paper we present a novel approach for testing clock faults for high performance microproces...
We analyze the probability to detect clock faults indirectly through conventional functional testing...
We analyze the impact of clock faults on product quality and operation in the field. We show that cl...
In this paper, we show that clock faults producing duty-cycle variations, which have been proven ver...
The continuous scaling of microelectronics technology allows for keeping on increasing IC performanc...
In this paper, we show that clock faults producing duty-cycle variations, which have been proven ver...
The increasing clock frequencies have led to new fault effects of production defects. These so calle...
Abstract—The literature about fault analysis typically de-scribes fault injection mechanisms, e.g. g...
In this paper, we analyze the impact of process variations on the clock skew of VLSI circuits design...