This paper reports a method on the manufacturing of through silicon wafer via holes with tapered walls by Deep Reactive Ion Etching using the opportunity to change the isotropy in the DRIE equipments during processing. By using consecutively anisotropic and isotropic etching steps it is possible to enlarge the dimension of via holes on one side of the wafer, while on the other side dimension is set by the initial etching window. The optimized process was used for two etching windows sizes (100μm and 20μm respectively) to obtain via's with a good control over the walls angles on 300μm thick silicon wafers. After process optimization, a deviation smaller than 10% of the manufactured via holes across the wafers was observed for the designed wa...
We report on a continuous plasma etching process using SF6/O2/Ar gases for fabricating 100 μm deep t...
This paper presents for the first time influence of the silicon resistivity over the DRIE processes....
A new approach to etch structures with vertical sidewalls in Si is presented. This process reduces t...
This paper reports a method on the manufacturing of through wafer via holes in silicon with tapered ...
This paper describes a method to manufacture through wafer via holes with tapered walls for RF appli...
A new process for through-wafer interconnects was studied by our group. This new process was develo...
Through via holes in fused silica are a key infrastructure element of microwave and millimeter-wave ...
A continuous SF6/O2 plasma process at room temperature has been used to etch tapered through-silicon...
Through-wafer electrical connections are becoming increasingly important for Micro-Electro-Mechanica...
A new method for conductive via’s using gold electroplating is presented. Tapered walls through wafe...
This paper presents the experimental investigation of stepped deep reactive ion etching (DRIE) proce...
International audiencetA process based on deep reactive ion etching (DRIE) has been developed and op...
Deep reactive ion etching (DRIE) is a major microfabrication process for micro-electro-mechanical sy...
We present 3 different types of interconnection vias fabricated by deep reactive ion etching (DRIE) ...
We report on a continuous plasma etching process using SF6/O2/Ar gases for fabricating 100 μm deep t...
We report on a continuous plasma etching process using SF6/O2/Ar gases for fabricating 100 μm deep t...
This paper presents for the first time influence of the silicon resistivity over the DRIE processes....
A new approach to etch structures with vertical sidewalls in Si is presented. This process reduces t...
This paper reports a method on the manufacturing of through wafer via holes in silicon with tapered ...
This paper describes a method to manufacture through wafer via holes with tapered walls for RF appli...
A new process for through-wafer interconnects was studied by our group. This new process was develo...
Through via holes in fused silica are a key infrastructure element of microwave and millimeter-wave ...
A continuous SF6/O2 plasma process at room temperature has been used to etch tapered through-silicon...
Through-wafer electrical connections are becoming increasingly important for Micro-Electro-Mechanica...
A new method for conductive via’s using gold electroplating is presented. Tapered walls through wafe...
This paper presents the experimental investigation of stepped deep reactive ion etching (DRIE) proce...
International audiencetA process based on deep reactive ion etching (DRIE) has been developed and op...
Deep reactive ion etching (DRIE) is a major microfabrication process for micro-electro-mechanical sy...
We present 3 different types of interconnection vias fabricated by deep reactive ion etching (DRIE) ...
We report on a continuous plasma etching process using SF6/O2/Ar gases for fabricating 100 μm deep t...
We report on a continuous plasma etching process using SF6/O2/Ar gases for fabricating 100 μm deep t...
This paper presents for the first time influence of the silicon resistivity over the DRIE processes....
A new approach to etch structures with vertical sidewalls in Si is presented. This process reduces t...