[[abstract]]A CMOS differential logic, called the latched CMOS differential logic (LCDL), is proposed and analyzed. LCDL circuits can implement a complex combinational logic function in a single gate and form the pipeline structure as well. It is shown that the LCDL with a fan-in number between 6 and 15 has the highest operation speed among those differential logic circuits. It is also free from charge-sharing, clock-skew, and race problems. Experimental results verified the high speed and race-free performance of the proposed LCDL.[[conferencetype]]國際[[booktype]]紙本[[iscallforpapers]]Y[[conferencelocation]]Singapor
A new differential static CMOS logic (DSCL) family is devised. The new circuit is fully static, maki...
A new differential static CMOS logic (DSCL) family is devised. The new circuit is fully static, maki...
Power consumption is always the key problem for the digital circuit design. Also, information leaked...
[[abstract]]A CMOS differential logic, called the latched CMOS differential logic (LCDL), is propose...
[[abstract]]A family of new logic circuits, called true-single-phase all-N-logic differential logic ...
[[abstract]]New CMOS differential logic circuits, called asynchronous latched CMOS differential logi...
[[abstract]]A novel four-phase dynamic logic, called high-speed precharge-discharge CMOS logic (HS-P...
[[abstract]]In this paper, a new four-phase dynamic logic, called the high-speed precharge-discharge...
Abstract-In this paper, a new four-phase dynamic logic, called the high-speed precharge-discharge CM...
Dual-rail CMOS logic, also called as differential CMOS logic handles both true and complementary si...
A new CSDL circuit is proposed which reduces the number of transistors and input signals required co...
In this paper we present a Low Voltage Differential Current Switch Logic (LVDCSL) gate which is capa...
Abstract—This paper describes a fully differential DLL-based frequency multiplier using a noise-reje...
Ahtract-Two new high-speed CMOS logic circuits are proposed and analyzed. One is called the CMOS non...
This contribution aims at improving the performance of Dynamic Differential Cascode Voltage Switch L...
A new differential static CMOS logic (DSCL) family is devised. The new circuit is fully static, maki...
A new differential static CMOS logic (DSCL) family is devised. The new circuit is fully static, maki...
Power consumption is always the key problem for the digital circuit design. Also, information leaked...
[[abstract]]A CMOS differential logic, called the latched CMOS differential logic (LCDL), is propose...
[[abstract]]A family of new logic circuits, called true-single-phase all-N-logic differential logic ...
[[abstract]]New CMOS differential logic circuits, called asynchronous latched CMOS differential logi...
[[abstract]]A novel four-phase dynamic logic, called high-speed precharge-discharge CMOS logic (HS-P...
[[abstract]]In this paper, a new four-phase dynamic logic, called the high-speed precharge-discharge...
Abstract-In this paper, a new four-phase dynamic logic, called the high-speed precharge-discharge CM...
Dual-rail CMOS logic, also called as differential CMOS logic handles both true and complementary si...
A new CSDL circuit is proposed which reduces the number of transistors and input signals required co...
In this paper we present a Low Voltage Differential Current Switch Logic (LVDCSL) gate which is capa...
Abstract—This paper describes a fully differential DLL-based frequency multiplier using a noise-reje...
Ahtract-Two new high-speed CMOS logic circuits are proposed and analyzed. One is called the CMOS non...
This contribution aims at improving the performance of Dynamic Differential Cascode Voltage Switch L...
A new differential static CMOS logic (DSCL) family is devised. The new circuit is fully static, maki...
A new differential static CMOS logic (DSCL) family is devised. The new circuit is fully static, maki...
Power consumption is always the key problem for the digital circuit design. Also, information leaked...