[[abstract]]In this paper we present a high-speed and low-complexity Viterbi decoder architecture. The Add-Compare-Select Unit (ACSU) is an indispensable unit in the Viterbi decoder. The processing speed in the conventional architecture of Viterbi decoder is limited due to the large amounts of calculations executed in the ACSU. Meanwhile in the hardware implementation of the ACSU it also encounters a great extent of wires connecting complexities. We propose to create the Cyclic-Shift Register Unit (CSRU) and the Pseudo-Correlator Unit (PCU) in the ACSU so that ultimately it not only reduces its hardware connecting complexities in the unit but also improves the overall processing speed in the Viterbi decoder. We make analysis and comparison ...
The Viterbi algorithm is known to provide an efficient method for the maximum likelihood decoding of...
An efficient Viterbi decoder is introduced in this paper; it is called Viterbi decoder with window s...
In this thesis, fast Viterbi Decoder algorithms for a multi-core system are studied. New parallel Vi...
Abstract—By optimizing the number of look-ahead steps of the first layer of the previous low-latency...
For high speed viterbi decoders, ACSU is the main bottleneck due to the compare-select and feedback ...
A novel design and implementation of an online reconfigurable Viterbi decoder is proposed, based on...
Abstract-The trend in the wireless communication systemshas indicated the need to dynamically adapt ...
used in communication systems for decoding and equalization. The achievable speed of conventional Vi...
Viterbi algorithm is the most popular algorithm used to decode the convolution code, but its computa...
In this paper, we propose an efficient architecture based on pre-computation for Viterbi decoders in...
AbstractViterbi algorithm is the most popular algorithm used to decode the convolution code, but its...
AbstractThis paper describes the design of Viterbi decoding algorithm and presents an implementation...
A programmable coprocessor architecture combining VLIW and vector parallelism has been introduced (v...
Noise immunity and speed are two vital issues for designing encoding-decoding system for wireless co...
Convolutional codes are error correction technique used in noisy channels. Viterbi Algorithm is the ...
The Viterbi algorithm is known to provide an efficient method for the maximum likelihood decoding of...
An efficient Viterbi decoder is introduced in this paper; it is called Viterbi decoder with window s...
In this thesis, fast Viterbi Decoder algorithms for a multi-core system are studied. New parallel Vi...
Abstract—By optimizing the number of look-ahead steps of the first layer of the previous low-latency...
For high speed viterbi decoders, ACSU is the main bottleneck due to the compare-select and feedback ...
A novel design and implementation of an online reconfigurable Viterbi decoder is proposed, based on...
Abstract-The trend in the wireless communication systemshas indicated the need to dynamically adapt ...
used in communication systems for decoding and equalization. The achievable speed of conventional Vi...
Viterbi algorithm is the most popular algorithm used to decode the convolution code, but its computa...
In this paper, we propose an efficient architecture based on pre-computation for Viterbi decoders in...
AbstractViterbi algorithm is the most popular algorithm used to decode the convolution code, but its...
AbstractThis paper describes the design of Viterbi decoding algorithm and presents an implementation...
A programmable coprocessor architecture combining VLIW and vector parallelism has been introduced (v...
Noise immunity and speed are two vital issues for designing encoding-decoding system for wireless co...
Convolutional codes are error correction technique used in noisy channels. Viterbi Algorithm is the ...
The Viterbi algorithm is known to provide an efficient method for the maximum likelihood decoding of...
An efficient Viterbi decoder is introduced in this paper; it is called Viterbi decoder with window s...
In this thesis, fast Viterbi Decoder algorithms for a multi-core system are studied. New parallel Vi...