International audienceThis paper deals with the design of on-chip communication network for multiprocessor convolutional turbo decoding. It proposes a new on-chip network based on the de Bruijn graph and compares its performances with two previously proposed networks based on Butterfly and Bene¿ topologies. The main characteristics of the de Bruijn network -including its logarithmic diameter, scalable aggregate bandwidth, and optimized routing technique- allow it to efficiently support the communication intensive nature of the turbo decoding application. The paper describes the hardware implementation of the three networks; including routers, network interfaces, routing algorithms, and the packet format. The obtained results for a 16-proces...
Wireless communication at near-capacity transmission throughputs is facilitated by employing sophist...
International audienceApplications in the field of digital communications are becoming more and more...
International audienceSoft input soft output (SISO) decoders iteratively exchanging intermediate res...
International audienceThis paper deals with the design of on-chip communication network for multipro...
International audienceThis paper proposes a novel on-chip interconnection network adapted to a flexi...
International audienceSeveral research activities have recently emerged aiming to propose multiproce...
International audiencePresent and future digital communication standards in the field of wireless co...
International audienceThis paper proposes a novel on-chip interconnection network adapted to a flexi...
This paper proposes a general framework for the design and simulation of network-on-chip-based turbo...
Software implementations of channel decoding algo-rithms are attractive for communication systems wi...
International audienceEmerging digital communication applications and the underlying architectures e...
In this paper, we present two new hardware architectures for Turbo Code decoding that combine functi...
In this work novel results concerning Networkon- Chip-based turbo decoder architectures are presente...
Wireless communication at near-capacity transmission throughputs is facilitated by employing sophist...
International audienceApplications in the field of digital communications are becoming more and more...
International audienceSoft input soft output (SISO) decoders iteratively exchanging intermediate res...
International audienceThis paper deals with the design of on-chip communication network for multipro...
International audienceThis paper proposes a novel on-chip interconnection network adapted to a flexi...
International audienceSeveral research activities have recently emerged aiming to propose multiproce...
International audiencePresent and future digital communication standards in the field of wireless co...
International audienceThis paper proposes a novel on-chip interconnection network adapted to a flexi...
This paper proposes a general framework for the design and simulation of network-on-chip-based turbo...
Software implementations of channel decoding algo-rithms are attractive for communication systems wi...
International audienceEmerging digital communication applications and the underlying architectures e...
In this paper, we present two new hardware architectures for Turbo Code decoding that combine functi...
In this work novel results concerning Networkon- Chip-based turbo decoder architectures are presente...
Wireless communication at near-capacity transmission throughputs is facilitated by employing sophist...
International audienceApplications in the field of digital communications are becoming more and more...
International audienceSoft input soft output (SISO) decoders iteratively exchanging intermediate res...