In this paper, the problem of sizing MOS Current Mode Logic (MCML) circuits is addressed. The Pareto front is introduced as a useful analysis tool to explore the design space of each gate that is part of our MCML basic library. A genetic algorithm (GA) is employed to automatically detect this front in a process that efficiently finds optimal parameterizations and their corresponding values in an aggregate fitness space. Measures of the power consumption, propagation delay and output voltage swing are used as fitness functions, since the problem is treated as a multi-objective optimization task. Finally, the results of postlayout simulations, using the AMS 0.35 μm technology are presented. En este documento se alude al problema de dimensiona...
This paper proposes a genetic algorithm for designing combinational logic circuits and studies four ...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
This paper proposes a genetic algorithm for designing combinational logic circuits and studies four ...
En este documento se alude al problema de dimensionamiento de circuitos MCML (MOS Current Mode Logic...
In this paper, the problem of sizing MOS Current Mode Logic (MCML) circuits is addressed. The Pareto...
This paper introduces the Pareto front as a useful analysis tool to explore the design space of MOS ...
In this paper, the problem at hand consists in the sizing of an Operational Transconductance Amplifi...
This work proposes a simulation-based methodology to design MOS Current-Mode Logic (MCML) gates and ...
MOS current-mode logic (MCML) is a low-noise alternative to CMOS logic. The lack of MCML automation ...
The optimal sizing of analog circuits is one of the most complicated processes, because of the numbe...
In this paper, the problem at hand consists in the sizing of an Operational Transconductance Amplifi...
In this paper, we address the problem of the optimum design of two-level MOS Current Mode Logic (MCM...
This paper is devoted to the synthesis of combinational logic circuits through computacional intelli...
A method to data-mine results of an analog circuit sizing in order to extract knowledge that can be ...
The reasons that justify studies involving Hardware Evolutionary (EHW), an area dedicated to the de...
This paper proposes a genetic algorithm for designing combinational logic circuits and studies four ...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
This paper proposes a genetic algorithm for designing combinational logic circuits and studies four ...
En este documento se alude al problema de dimensionamiento de circuitos MCML (MOS Current Mode Logic...
In this paper, the problem of sizing MOS Current Mode Logic (MCML) circuits is addressed. The Pareto...
This paper introduces the Pareto front as a useful analysis tool to explore the design space of MOS ...
In this paper, the problem at hand consists in the sizing of an Operational Transconductance Amplifi...
This work proposes a simulation-based methodology to design MOS Current-Mode Logic (MCML) gates and ...
MOS current-mode logic (MCML) is a low-noise alternative to CMOS logic. The lack of MCML automation ...
The optimal sizing of analog circuits is one of the most complicated processes, because of the numbe...
In this paper, the problem at hand consists in the sizing of an Operational Transconductance Amplifi...
In this paper, we address the problem of the optimum design of two-level MOS Current Mode Logic (MCM...
This paper is devoted to the synthesis of combinational logic circuits through computacional intelli...
A method to data-mine results of an analog circuit sizing in order to extract knowledge that can be ...
The reasons that justify studies involving Hardware Evolutionary (EHW), an area dedicated to the de...
This paper proposes a genetic algorithm for designing combinational logic circuits and studies four ...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
This paper proposes a genetic algorithm for designing combinational logic circuits and studies four ...