This paper presents a 16-lane, 16-bit complex application-specific instruction processor (ASIP) for baseband processing in massive multiple-input multiple-output (MIMO). The architecture utilizes a 3/4-way very large instruction word (VLIW) with highly efficient pre- and post-processing units specifically trimmed for massive MIMO requirements. Architecture optimizations include features like single cycle vector-dot-product, vector indexing and broadcasting, hardware loops and full complex accumulator to provide high performance for various massive MIMO algorithms. Moreover, the ASIP is fully C-programmable, which is crucial for adapting to the evolving 5G standard. In our evaluation, a full massive MIMO up-link detection is executed in ≈11k...
Evolving Multi-Protocol Multi-Band Software Defined Radio (SDR) devices aim at supporting multiple p...
Driven by the increasing demands on data rate from applications, the wireless communication standard...
This paper proposes - to the best of our knowledge - the first ASIC design for high-throughput data ...
This paper presents an implementation for a baseband massive multiple-input multiple-output (MIMO) a...
Massive MIMO is a compelling wireless access concept that relies on the use of an excess number of b...
Massive MIMO is a compelling wireless access concept that relies on the use of an excess number of b...
Abstract Application specific instruction-set processors (ASIP) are a programmable and flexible alt...
Includes bibliographical references (pages 43-44).Application-specific instruction set processors (A...
Abstract This paper presents an application-specific instruction-set processor (ASIP) for multiuser ...
In the near future, the number of connected mobile devices and data-rates are expected to dramatical...
Application Specific Instruction Set Processor (ASIP) is an application domain-specific processor de...
This letter presents a novel data detector application-specific integrated circuit (ASIC) for massiv...
International audienceA novel 16-bit flexible Application-Specific Instruction-set Processor for an ...
This brief presents an on-chip memory subsystem for massive multiple-input-multiple-output (MIMO) ba...
This chapter presents a flexible platform that supports prototyping up to 20 MHz bandwidth 128-anten...
Evolving Multi-Protocol Multi-Band Software Defined Radio (SDR) devices aim at supporting multiple p...
Driven by the increasing demands on data rate from applications, the wireless communication standard...
This paper proposes - to the best of our knowledge - the first ASIC design for high-throughput data ...
This paper presents an implementation for a baseband massive multiple-input multiple-output (MIMO) a...
Massive MIMO is a compelling wireless access concept that relies on the use of an excess number of b...
Massive MIMO is a compelling wireless access concept that relies on the use of an excess number of b...
Abstract Application specific instruction-set processors (ASIP) are a programmable and flexible alt...
Includes bibliographical references (pages 43-44).Application-specific instruction set processors (A...
Abstract This paper presents an application-specific instruction-set processor (ASIP) for multiuser ...
In the near future, the number of connected mobile devices and data-rates are expected to dramatical...
Application Specific Instruction Set Processor (ASIP) is an application domain-specific processor de...
This letter presents a novel data detector application-specific integrated circuit (ASIC) for massiv...
International audienceA novel 16-bit flexible Application-Specific Instruction-set Processor for an ...
This brief presents an on-chip memory subsystem for massive multiple-input-multiple-output (MIMO) ba...
This chapter presents a flexible platform that supports prototyping up to 20 MHz bandwidth 128-anten...
Evolving Multi-Protocol Multi-Band Software Defined Radio (SDR) devices aim at supporting multiple p...
Driven by the increasing demands on data rate from applications, the wireless communication standard...
This paper proposes - to the best of our knowledge - the first ASIC design for high-throughput data ...