High packet network have become an essential in modern multimedia communication. Shared buffer is commonly used to utilize the buffer in the switch. In this paper, we analyse the performance of shared buffer with different memory sizes. The architecture of the multi-class shared buffer is developed for 16×16 ports switch that is targeted in Xilinx FPGA. The performance of the multi-class shared buffer switch is analysed in term of throughput and mean delay. Based on the simulation with different memory sizes, it is observed that the optimum selection of memory size under uniform traffic depends on the maximum traffic load of the switch
Multi-ported memories are challenging to implement on FPGAs since the provided block RAMs typically ...
Among the switch buffer architectures, shared buffering achieves the best memory utilization and opt...
System on Chip interconnections are gaining importance as many IP cores are being integrated on a si...
Shared buffer is commonly used to utilize the buffer in the switch. In order to minimize the cell lo...
ABSTRACT: Switch chips are building blocks for computer and communication systems. Switches need int...
Abstract: With the increase of Internet bandwidth and the development of Internet applications, giga...
Modern networks (such as BISDN, gigabit networks, parallel computer networks, LANs, etc.) introduce ...
Modern switches and routers often use dynamic RAM (DRAM) in order to provide large buffer storage sp...
ABSTRACT: All packet switches contain packet buffers to hold packets during times of congestion. Hig...
[[abstract]]Sharing buffer space between switch ports greatly improves the performance of the switch...
One of the problems that shared memory switches have is that in order to build large switches the me...
This thesis presents the design and implementation of the multicast, input-buffered Asynchronous Tra...
Recent theoretical results in buffer sizing research suggest that core Internet routers can achieve ...
In a wide area network that uses store-and-forward technology, a packet switch buffers incoming data...
The FPGAs of today are being used to implement large, system-sized circuits. Systems often require ...
Multi-ported memories are challenging to implement on FPGAs since the provided block RAMs typically ...
Among the switch buffer architectures, shared buffering achieves the best memory utilization and opt...
System on Chip interconnections are gaining importance as many IP cores are being integrated on a si...
Shared buffer is commonly used to utilize the buffer in the switch. In order to minimize the cell lo...
ABSTRACT: Switch chips are building blocks for computer and communication systems. Switches need int...
Abstract: With the increase of Internet bandwidth and the development of Internet applications, giga...
Modern networks (such as BISDN, gigabit networks, parallel computer networks, LANs, etc.) introduce ...
Modern switches and routers often use dynamic RAM (DRAM) in order to provide large buffer storage sp...
ABSTRACT: All packet switches contain packet buffers to hold packets during times of congestion. Hig...
[[abstract]]Sharing buffer space between switch ports greatly improves the performance of the switch...
One of the problems that shared memory switches have is that in order to build large switches the me...
This thesis presents the design and implementation of the multicast, input-buffered Asynchronous Tra...
Recent theoretical results in buffer sizing research suggest that core Internet routers can achieve ...
In a wide area network that uses store-and-forward technology, a packet switch buffers incoming data...
The FPGAs of today are being used to implement large, system-sized circuits. Systems often require ...
Multi-ported memories are challenging to implement on FPGAs since the provided block RAMs typically ...
Among the switch buffer architectures, shared buffering achieves the best memory utilization and opt...
System on Chip interconnections are gaining importance as many IP cores are being integrated on a si...