This paper emphasizes on the design and analysis of Current Mode Logic latches and their application in a frequency prescaler. Operation of a conventional CML latch is analyzed and a clock feedback structure is proposed for increased stability with reduced delay parameters. A low power design technique is presented for Current Mode Logic frequency prescalers, which allows the Master and Slave latches to be merged together so that they use a single current source. This significantly reduces the power consumption and area and also offers lower terminal capacitances resulting in faster circuit operation
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
As the volume of data processed by computers and telecommunication devices rapidly increases, high s...
A strategy to design high-speed low-power MOS Current-Mode Logic (MCML) static frequency dividers is...
The objective of this project is to design current mode logic (CML) frequency divider in CMOS techno...
A comprehensive study of the MOS Current Mode Logic (MCML) is presented. Operation of a conventional...
In the present technology development billions of transistors are fabricated on a single chip, which...
This paper presents a delay analysis for Current Mode Logic (CML) circuits operating at the GHz rang...
[[abstract]]In this paper, a novel Forward Body Biasing (FBB) circuit is proposed for ultra low powe...
The main goal of this project was to design a test circuit for a prescaler to be used in a phase loc...
Dual-modulus prescaler is a critical block in power conscious PLL design. By modifying the second br...
In this paper, the low-voltage CML D-latch topology is analyzed and compared to the traditional impl...
Power consumption is a burning issue in the present world. The on-going research is on its course to...
MOS current mode logic (MCML) in sub-threshold operation is explored for the purpose of ultra low po...
With the growing demands of portable devices, it is necessary to pay attention to low-power digital ...
textAbstract: A new phase-lock loop architecture is proposed to be used as a low-noise and high-fre...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
As the volume of data processed by computers and telecommunication devices rapidly increases, high s...
A strategy to design high-speed low-power MOS Current-Mode Logic (MCML) static frequency dividers is...
The objective of this project is to design current mode logic (CML) frequency divider in CMOS techno...
A comprehensive study of the MOS Current Mode Logic (MCML) is presented. Operation of a conventional...
In the present technology development billions of transistors are fabricated on a single chip, which...
This paper presents a delay analysis for Current Mode Logic (CML) circuits operating at the GHz rang...
[[abstract]]In this paper, a novel Forward Body Biasing (FBB) circuit is proposed for ultra low powe...
The main goal of this project was to design a test circuit for a prescaler to be used in a phase loc...
Dual-modulus prescaler is a critical block in power conscious PLL design. By modifying the second br...
In this paper, the low-voltage CML D-latch topology is analyzed and compared to the traditional impl...
Power consumption is a burning issue in the present world. The on-going research is on its course to...
MOS current mode logic (MCML) in sub-threshold operation is explored for the purpose of ultra low po...
With the growing demands of portable devices, it is necessary to pay attention to low-power digital ...
textAbstract: A new phase-lock loop architecture is proposed to be used as a low-noise and high-fre...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
As the volume of data processed by computers and telecommunication devices rapidly increases, high s...
A strategy to design high-speed low-power MOS Current-Mode Logic (MCML) static frequency dividers is...