This paper presents a reconfigurable systolic array design suitable for multi-carrier wireless applications. The systolic array architecture includes coarse grained processing elements and interconnection switches. The systolic array can be configured as a Polyphase-FIR filter, DFT, Polyphase-DFT and IDFT-Polyphase function. A representative reconfigurable circuit has been designed and implemented on an FPGA for operation in the following modes: 32-point DFT; 8-channel Polyphase filter; 8-channel IDFT-Polyphase; and 8-channel Polyphase-DFT. Simulation results for the 32-point DFT circuit configuration show a performance of 240MOPS. Simulation results for the 8-channel Polyphase filter and 8-channel IDFT-Polyphase/Polyphase-DFT circuit confi...
Abstract In this paper we present 1D and 2D systolic Distributed Arithmetic (DA) based structures t...
In this paper, we describe resource-efficient hardware architectures for software-defined radio (SDR...
The field of wireless communication is growing rapidly, with new requirements for the next generatio...
Abstract—This paper presents a reconfigurable systolic array design suitable for multi-carrier wirel...
This thesis proposes the use of a Systolic Array of Multi-Rate FIR Filters to improve performance by...
Graduation date: 1989Digital signal and image processing and other real time\ud applications involve...
Motivated by challenges from today's fast-evolving wireless communication standards and soaring sili...
This paper describes the VLSI design of a high-speed single-chip FIR filter for data with a limited ...
A polymorphic systolic array framework has been developed that works in conjunction with an embedded...
This paper presents the time and power optimization considerations for Field Programmable Gate Array...
The tremendous growth of computer and Internet technology wants a data to be process with a high spe...
This paper presents a reconfigurable FFT architecture for variable-length and multi-streaming WiMax ...
This paper presents a reconfigurable processor for different digital signal processing applications....
Multiplication is most commonly used operation in mathematics. Integer multiplication is used common...
In this paper, a spiral systolic array (SA) architecture with asynchronous controls for the real tim...
Abstract In this paper we present 1D and 2D systolic Distributed Arithmetic (DA) based structures t...
In this paper, we describe resource-efficient hardware architectures for software-defined radio (SDR...
The field of wireless communication is growing rapidly, with new requirements for the next generatio...
Abstract—This paper presents a reconfigurable systolic array design suitable for multi-carrier wirel...
This thesis proposes the use of a Systolic Array of Multi-Rate FIR Filters to improve performance by...
Graduation date: 1989Digital signal and image processing and other real time\ud applications involve...
Motivated by challenges from today's fast-evolving wireless communication standards and soaring sili...
This paper describes the VLSI design of a high-speed single-chip FIR filter for data with a limited ...
A polymorphic systolic array framework has been developed that works in conjunction with an embedded...
This paper presents the time and power optimization considerations for Field Programmable Gate Array...
The tremendous growth of computer and Internet technology wants a data to be process with a high spe...
This paper presents a reconfigurable FFT architecture for variable-length and multi-streaming WiMax ...
This paper presents a reconfigurable processor for different digital signal processing applications....
Multiplication is most commonly used operation in mathematics. Integer multiplication is used common...
In this paper, a spiral systolic array (SA) architecture with asynchronous controls for the real tim...
Abstract In this paper we present 1D and 2D systolic Distributed Arithmetic (DA) based structures t...
In this paper, we describe resource-efficient hardware architectures for software-defined radio (SDR...
The field of wireless communication is growing rapidly, with new requirements for the next generatio...