An 8Gb/s current mode logic (CML) transmitter with multi-tap FIR pre-emphasis has been implemented in 0.18μm CMOS technology and verified to operate with PRBS7 data over a 34" FR4 backplane. A half-rate clock retiming circuit for generating symbol-spaced data is proposed to alleviate the speed requirement of the traditional full-rate clock retiming. At receive side, a frequency and phase-locked clock and data recovery (CDR) circuit incorporates a multiphase voltage-controlled oscillator (VCO) and a half-rate bang-bang phase/frequency detector (PFD) with embedded data retiming. The total power dissipation of the transceiver is 75mW at a 1.8V supply
[[abstract]]© 2006 Institute of Electrical and Electronics Engineers - In this paper, a 3.2Gb/s CML ...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
With the great increases in data transmission rate requirements, analog-to-digital converter (ADC)-b...
A 10Gb/s current mode logic (CML) transmitter with multi-tap finite impulse response (FIR) pre-empha...
Abstract - A 10Gb/s current mode logic (CML) transmitter with multi-tap finite impulse response (FIR...
Today's telecommunications infrastructures and consumer electronics rely largely on serial communic...
Decision-feedback equalization (DFE) is explored to reduce inter-symbol interference (ISI) and cross...
Abstract—Decision-feedback equalization (DFE) is explored to reduce inter-symbol interference (ISI) ...
A clock and data recovery architecture for highspeed communication systems is proposed. Based on ear...
As semiconductor fabrication technology develops, the demand for higher transmission data rates cons...
This paper describes the design and fabrication of a clock and data recovery circuit (CDR). We propo...
link has been designed and integrated in a O.8-pm CMOS process. An experimental receiving front-end ...
A power-efficient and low-cost 1.0625-3.125 Gb/s serial transceiver is presented in this paper for F...
A clock and data recovery (CDR) circuit for 1.5-5.0 Gb/s wireline transceiver is described. A phase ...
Clock and data recovery (CDR) circuit and frequency synthesizer are two essential timing circuits in...
[[abstract]]© 2006 Institute of Electrical and Electronics Engineers - In this paper, a 3.2Gb/s CML ...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
With the great increases in data transmission rate requirements, analog-to-digital converter (ADC)-b...
A 10Gb/s current mode logic (CML) transmitter with multi-tap finite impulse response (FIR) pre-empha...
Abstract - A 10Gb/s current mode logic (CML) transmitter with multi-tap finite impulse response (FIR...
Today's telecommunications infrastructures and consumer electronics rely largely on serial communic...
Decision-feedback equalization (DFE) is explored to reduce inter-symbol interference (ISI) and cross...
Abstract—Decision-feedback equalization (DFE) is explored to reduce inter-symbol interference (ISI) ...
A clock and data recovery architecture for highspeed communication systems is proposed. Based on ear...
As semiconductor fabrication technology develops, the demand for higher transmission data rates cons...
This paper describes the design and fabrication of a clock and data recovery circuit (CDR). We propo...
link has been designed and integrated in a O.8-pm CMOS process. An experimental receiving front-end ...
A power-efficient and low-cost 1.0625-3.125 Gb/s serial transceiver is presented in this paper for F...
A clock and data recovery (CDR) circuit for 1.5-5.0 Gb/s wireline transceiver is described. A phase ...
Clock and data recovery (CDR) circuit and frequency synthesizer are two essential timing circuits in...
[[abstract]]© 2006 Institute of Electrical and Electronics Engineers - In this paper, a 3.2Gb/s CML ...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
With the great increases in data transmission rate requirements, analog-to-digital converter (ADC)-b...