Effective optimization methods aimed at achieving maximal speeds in single-technology logic circuits are widely available but systematic ways suitable for circuits involving mixtures of logic families are not. In this paper, the combination of standard CMOS with CPL is examined with an eye to finding the best structure and the best insertion points for CMOS buffers intended to improve a CPL chain's propagation time and drive capability
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
This paper will deal with CML logic, and, in particular, models and optimized design strategies for ...
For many digital designs, implementation in pass transistor logic (PTL) has been shown to be superio...
Effective optimization methods aimed at achieving maximal speeds in single-technology logic circuits...
In this paper, a CMOS logic delay optimization algorithm was used to find the optimal number of pass...
This paper presents a unified model for delay estimation in various CMOS logic styles. It also deriv...
This paper presents a unified model for delay estimation in various CMOS logic styles including conv...
An improved timing model for CMOS combinational logic is presented. The model is based on an analyti...
In this communication a strategy to analytically model propagation delay in CMOS SCL gates with outp...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
Estimation of the delay of a Boolean function from its functional description is an important step t...
In this paper a pencil and paper optimized design for CML and ECL gates is proposed. The approaches ...
Global optimization of high speed and high integration CMOS VLSI circuit is greatly in need in deep ...
International audienceUsing explicit modeling of delays we present and discuss real design condition...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
This paper will deal with CML logic, and, in particular, models and optimized design strategies for ...
For many digital designs, implementation in pass transistor logic (PTL) has been shown to be superio...
Effective optimization methods aimed at achieving maximal speeds in single-technology logic circuits...
In this paper, a CMOS logic delay optimization algorithm was used to find the optimal number of pass...
This paper presents a unified model for delay estimation in various CMOS logic styles. It also deriv...
This paper presents a unified model for delay estimation in various CMOS logic styles including conv...
An improved timing model for CMOS combinational logic is presented. The model is based on an analyti...
In this communication a strategy to analytically model propagation delay in CMOS SCL gates with outp...
In this paper a pencil and paper optimized design for CML and ECL gates are proposed. The approaches...
Estimation of the delay of a Boolean function from its functional description is an important step t...
In this paper a pencil and paper optimized design for CML and ECL gates is proposed. The approaches ...
Global optimization of high speed and high integration CMOS VLSI circuit is greatly in need in deep ...
International audienceUsing explicit modeling of delays we present and discuss real design condition...
[[abstract]]As feature sizes shrink to deep sub-micron, the performance of VLSI chips becomes domina...
In this paper, the effect of the transit time degradation of bipolar transistors on the power-delay ...
This paper will deal with CML logic, and, in particular, models and optimized design strategies for ...
For many digital designs, implementation in pass transistor logic (PTL) has been shown to be superio...