Current-mode circuits are presented for implementing analog min-sum (MS) iterative decoders. These decoders are used to efficiently decode the best known error correcting codes such as low-density parity-check (LDPC) codes and turbo codes. The proposed circuits are devised based on current mirrors, and thus, in any fabrication technology that accurate current mirrors can be designed, analog MS decoders can be implemented. The functionality of the proposed circuits is verified by implementing an analog MS decoder for a (32,8) LDPC code in a 0.18-μm CMOS technology. This decoder is the first reported analog MS decoder. For low signal to noise ratios where the circuit imperfections are dominated by the noise of the channel, the measured error ...
International audienceThis paper proposes a new finite precision iterative decoder for low-density p...
Error control codes are used in virtually every digital communication system. Traditionally, decoder...
Abstract- Analog iterative decoders offer several advantages-over their digital counterparts in term...
Current-mode circuits are presented for implementing analog min-sum (MS) iterative decoders. Propose...
A novel current-mode approach is proposed for implementing basic building blocks of an analog iterat...
In this paper, a novel current-mode approach is proposed for implementing basic building blocks of a...
In this paper, a novel current-mode approach is proposed for implementing basic building blocks of a...
In this work, we consider a class of structured regular LDPC codes, called Turbo-Structured LDPC (TS...
IN THIS THESIS, the concept of analog decoding as a power-saving implementation alternative to the t...
Abstract—A margin propagation (MP) algorithm that can be used for implementing analog decoders for l...
This paper is concerned with the implementation of iterative decoding algorithms in analog VLSI. We ...
This work presents the design and the test results of an analog decoder for the 40-bit block length,...
A new current-mode maximum winner-take-all (Max WTA) circuit is presented. Inputs and output of the ...
This work presents the design and the test results of an analog decoder for the 40-bit block length,...
This paper presents the FPGA implementation of a number of popular decoding algorithms for a regular...
International audienceThis paper proposes a new finite precision iterative decoder for low-density p...
Error control codes are used in virtually every digital communication system. Traditionally, decoder...
Abstract- Analog iterative decoders offer several advantages-over their digital counterparts in term...
Current-mode circuits are presented for implementing analog min-sum (MS) iterative decoders. Propose...
A novel current-mode approach is proposed for implementing basic building blocks of an analog iterat...
In this paper, a novel current-mode approach is proposed for implementing basic building blocks of a...
In this paper, a novel current-mode approach is proposed for implementing basic building blocks of a...
In this work, we consider a class of structured regular LDPC codes, called Turbo-Structured LDPC (TS...
IN THIS THESIS, the concept of analog decoding as a power-saving implementation alternative to the t...
Abstract—A margin propagation (MP) algorithm that can be used for implementing analog decoders for l...
This paper is concerned with the implementation of iterative decoding algorithms in analog VLSI. We ...
This work presents the design and the test results of an analog decoder for the 40-bit block length,...
A new current-mode maximum winner-take-all (Max WTA) circuit is presented. Inputs and output of the ...
This work presents the design and the test results of an analog decoder for the 40-bit block length,...
This paper presents the FPGA implementation of a number of popular decoding algorithms for a regular...
International audienceThis paper proposes a new finite precision iterative decoder for low-density p...
Error control codes are used in virtually every digital communication system. Traditionally, decoder...
Abstract- Analog iterative decoders offer several advantages-over their digital counterparts in term...