Verification via fault injection and fault simulation is a widely adopted technique to evaluate the correctness of a design implementation. However, the complexity of industrial designs and the huge number of faults that must be injected into them require efficient fault simulators, in order to make verification via fault simulation an affordable task. To optimize fault simulation performances, some parallelization techniques have been proposed at gate level. On the contrary, they have not been fully exploited at RTL, where functional fault models, instead of gate-level ones, are considered. Thus, this paper analyzes the impact of such parallelization techniques on functional faults. In particular, possible issues are presented together wit...
Logic level simulation for circuits of the sizes currently being designed is indeed a formidable com...
Mixed analog and digital mode simulators have been available for accurate transient fault simulation...
Abstract- This paper demonstrates how fault simulation of building blocks found in data-path archite...
This paper presents FAST-GP, a framework for functional verification of RTL designs, which is based ...
Functional verification techniques based on fault injection and simulation at register-transfer leve...
Different fault injection techniques based on simulation have been proposed in the past for function...
The growing size and complexity of VLSI circuits is creating a need for more efficient design automa...
In this paper, we explore the implementation of fault simulation on a Graphics Processing Unit (GPU)...
AbstractIn this paper, a novel approach is introduced on accelerating the fault simulation speed on ...
© 2017 IEEE. Fault simulation is very important task for testing and fault diagnostics based on the ...
With increase in complexity of digital circuits, it has become extremely important to detect faults ...
94 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The goals of this thesis are t...
With increase in complexity of digital circuits, it has become extremely important to detect faults ...
94 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The goals of this thesis are t...
Achieving reduced time-to-market in modern electronic designs targeting safety critical applications...
Logic level simulation for circuits of the sizes currently being designed is indeed a formidable com...
Mixed analog and digital mode simulators have been available for accurate transient fault simulation...
Abstract- This paper demonstrates how fault simulation of building blocks found in data-path archite...
This paper presents FAST-GP, a framework for functional verification of RTL designs, which is based ...
Functional verification techniques based on fault injection and simulation at register-transfer leve...
Different fault injection techniques based on simulation have been proposed in the past for function...
The growing size and complexity of VLSI circuits is creating a need for more efficient design automa...
In this paper, we explore the implementation of fault simulation on a Graphics Processing Unit (GPU)...
AbstractIn this paper, a novel approach is introduced on accelerating the fault simulation speed on ...
© 2017 IEEE. Fault simulation is very important task for testing and fault diagnostics based on the ...
With increase in complexity of digital circuits, it has become extremely important to detect faults ...
94 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The goals of this thesis are t...
With increase in complexity of digital circuits, it has become extremely important to detect faults ...
94 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1987.The goals of this thesis are t...
Achieving reduced time-to-market in modern electronic designs targeting safety critical applications...
Logic level simulation for circuits of the sizes currently being designed is indeed a formidable com...
Mixed analog and digital mode simulators have been available for accurate transient fault simulation...
Abstract- This paper demonstrates how fault simulation of building blocks found in data-path archite...