In this paper we present some key concepts concerning the Properties Specification Language (PSL) utilization in a system level verification flow for System on Chip (SoC) designs. As Transaction Level Modeling (TLM) is the de-facto reference model for SoC design flow, we evaluate PSL adoption in TLM context. How to save time and effort in the verification phase during system development steps and how to overcome global system verification limitations through a compositional approach are discussed. Two PSL-based techniques, "properties re-use" and "properties refinement", are described and compared in terms of refinement effort and simulation speed delay
International audienceThis paper focuses on the veri cation of requirements for hardware/software sy...
International audienceComplex Systems on Chips (SoCs) are built by assembling hardware and software ...
The paper proposes DDPSL (Drag and Drop PSL) a template library and a tool which simplifies the defi...
In this paper we present some key concepts concerning the Properties Specification Language (PSL) ut...
In this paper we present the Properties Specification Language (PSL) utilization in a system level v...
International audienceThis paper focuses on the assertion-based verification (ABV) of hardware/softw...
International audienceToday's systems on chip (SoCs) require a complex design and verification proce...
The ever-increasing complexity of today’s hardware designs also increases the challenge of verifying...
Transaction level modeling allows exploring several SoC design architec-tures leading to better perf...
International audienceThe Electronic System Level design flow aims to manage the great complexity of...
Transaction-level modeling allows exploring several SoC design architectures, leading to better perf...
Transaction Level Modeling (TLM) is becoming an usual practice for simplifying system-level design a...
In transaction-level modeling (TLM), verification methodologies based on transactions allow test- be...
Over the last years, the growing of electronic circuit complexity has experienced a tremendous evolu...
International audienceSystemC TLM (Transaction Level Modeling) enables the description of complex Sy...
International audienceThis paper focuses on the veri cation of requirements for hardware/software sy...
International audienceComplex Systems on Chips (SoCs) are built by assembling hardware and software ...
The paper proposes DDPSL (Drag and Drop PSL) a template library and a tool which simplifies the defi...
In this paper we present some key concepts concerning the Properties Specification Language (PSL) ut...
In this paper we present the Properties Specification Language (PSL) utilization in a system level v...
International audienceThis paper focuses on the assertion-based verification (ABV) of hardware/softw...
International audienceToday's systems on chip (SoCs) require a complex design and verification proce...
The ever-increasing complexity of today’s hardware designs also increases the challenge of verifying...
Transaction level modeling allows exploring several SoC design architec-tures leading to better perf...
International audienceThe Electronic System Level design flow aims to manage the great complexity of...
Transaction-level modeling allows exploring several SoC design architectures, leading to better perf...
Transaction Level Modeling (TLM) is becoming an usual practice for simplifying system-level design a...
In transaction-level modeling (TLM), verification methodologies based on transactions allow test- be...
Over the last years, the growing of electronic circuit complexity has experienced a tremendous evolu...
International audienceSystemC TLM (Transaction Level Modeling) enables the description of complex Sy...
International audienceThis paper focuses on the veri cation of requirements for hardware/software sy...
International audienceComplex Systems on Chips (SoCs) are built by assembling hardware and software ...
The paper proposes DDPSL (Drag and Drop PSL) a template library and a tool which simplifies the defi...