This work proposes a simulation-based methodology to design MOS Current-Mode Logic (MCML) gates and addresses the tradeoffs of the MCML versus static CMOS circuits. MCML is a design style developed focusing in a high-speed logic circuit. This logic style works with the principle of steering a constant bias current through a fully differential network of input transistors. The proposed methodology uses the quadratic transistor model to find the first design solution, through SPICE simulations, make decisions and resizes the gate to obtain the required solution. The method considers a uniform sizing of the pull-down network transistors. The target solution is the best propagation delay for a predefined gate noise margin. We design MCML gates ...
In this paper we propose a novel approach called Multi-Folded (MF) MOS Current Mode Logic (MCML) whi...
A wired-AND current-mode logic (WCML) circuit technique in CMOS technology for low-voltage and high-...
In this paper, the problem of sizing MOS Current Mode Logic (MCML) circuits is addressed. The Pareto...
In this paper we present propagation delay models for MCML gates with resistor- or triode-PMOS-based...
MOS current-mode logic (MCML) is a low-noise alternative to CMOS logic. The lack of MCML automation ...
MOS current mode logic (MCML) is an emerging logic family which is gaining attention due to its high...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
In this paper, we address the problem of the optimum design of two-level MOS Current Mode Logic (MCM...
In this work1 an optimization method for designing the universal MOS Current Mode Logic (MCML) gate ...
En este documento se alude al problema de dimensionamiento de circuitos MCML (MOS Current Mode Logic...
In this paper, a design methodology for the minimization of various performance metrics of MOS Curre...
In this paper, the problem of sizing MOS Current Mode Logic (MCML) circuits is addressed. The Pareto...
A novel approach for implementing MOS current-mode logic (MCML) circuits that can operate with ultra...
Many modern digital systems use forms of CMOS logical implementation due to the straight forward des...
In this work, MOS Current Mode Logic (MCML) is analyzed for low power, low noise, mixed signal appli...
In this paper we propose a novel approach called Multi-Folded (MF) MOS Current Mode Logic (MCML) whi...
A wired-AND current-mode logic (WCML) circuit technique in CMOS technology for low-voltage and high-...
In this paper, the problem of sizing MOS Current Mode Logic (MCML) circuits is addressed. The Pareto...
In this paper we present propagation delay models for MCML gates with resistor- or triode-PMOS-based...
MOS current-mode logic (MCML) is a low-noise alternative to CMOS logic. The lack of MCML automation ...
MOS current mode logic (MCML) is an emerging logic family which is gaining attention due to its high...
In the last years, MOS Current-Mode Logic (MCML) circuits are gaining a remarkable interest in sever...
In this paper, we address the problem of the optimum design of two-level MOS Current Mode Logic (MCM...
In this work1 an optimization method for designing the universal MOS Current Mode Logic (MCML) gate ...
En este documento se alude al problema de dimensionamiento de circuitos MCML (MOS Current Mode Logic...
In this paper, a design methodology for the minimization of various performance metrics of MOS Curre...
In this paper, the problem of sizing MOS Current Mode Logic (MCML) circuits is addressed. The Pareto...
A novel approach for implementing MOS current-mode logic (MCML) circuits that can operate with ultra...
Many modern digital systems use forms of CMOS logical implementation due to the straight forward des...
In this work, MOS Current Mode Logic (MCML) is analyzed for low power, low noise, mixed signal appli...
In this paper we propose a novel approach called Multi-Folded (MF) MOS Current Mode Logic (MCML) whi...
A wired-AND current-mode logic (WCML) circuit technique in CMOS technology for low-voltage and high-...
In this paper, the problem of sizing MOS Current Mode Logic (MCML) circuits is addressed. The Pareto...