The direct automated transformation of a circuit into the "best" physical layout is hard. An alternative is the transformation of a circuit into a suitable intermediate form, the layout topology. Each layout topology defines an equivalence class of physical layouts. A few layout topologies can be chosen according to their likeliness for leading to the "best" design. Each of these layout topologies can then be transformed into a physical layout that will be optimized. The final design can be chosen from the set of optimized physical layouts. Each optimized physical layout corresponds to a unique layout topology. A circuit is modeled as a graph, The circuit's graph model is analyzed by the embedding algorithm. The embedding algorithm determi...
The performance of analog circuits is critically dependent on layout parasitics, but the layout has ...
In this article we address the model order reduction problem for resistor networks by using methods ...
The subject of this paper is an algorithm generating topological layouts for VLSI-circuits that are ...
We describe the use of a form of machine learning which makes efficient use of time and computing re...
Traditional logic minimization techniques have attempted to minimize a circuit in terms of logic gat...
[[abstract]]A graph-theoretical approach for solving the layout problem of a CMOS functional cell is...
As the technology advances, millions of transistors can be integrated on a small chip area. With the...
Because of the increasing complexity of the designs, there is a great necessity for automatic layout...
This paper defines a new sliced layout architecture for compilation of arbitrary schematics (netlist...
Abstract — This paper introduces a graph grammar based approach to automated topology synthesis of a...
Also issued as Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineeri...
1 Traditionally, the circuit partitioning problem is done by rst modeling a circuit as a graph and t...
This thesis presents the development of a layout automator for VLSI circuit design using a standard ...
The switch-level model describes the logical behavior of digital systems implemented in metal oxide ...
Modeling a system is the first step in reasoning about physical devices. By restricting our domain t...
The performance of analog circuits is critically dependent on layout parasitics, but the layout has ...
In this article we address the model order reduction problem for resistor networks by using methods ...
The subject of this paper is an algorithm generating topological layouts for VLSI-circuits that are ...
We describe the use of a form of machine learning which makes efficient use of time and computing re...
Traditional logic minimization techniques have attempted to minimize a circuit in terms of logic gat...
[[abstract]]A graph-theoretical approach for solving the layout problem of a CMOS functional cell is...
As the technology advances, millions of transistors can be integrated on a small chip area. With the...
Because of the increasing complexity of the designs, there is a great necessity for automatic layout...
This paper defines a new sliced layout architecture for compilation of arbitrary schematics (netlist...
Abstract — This paper introduces a graph grammar based approach to automated topology synthesis of a...
Also issued as Thesis (Ph. D.)--Massachusetts Institute of Technology, Dept. of Electrical Engineeri...
1 Traditionally, the circuit partitioning problem is done by rst modeling a circuit as a graph and t...
This thesis presents the development of a layout automator for VLSI circuit design using a standard ...
The switch-level model describes the logical behavior of digital systems implemented in metal oxide ...
Modeling a system is the first step in reasoning about physical devices. By restricting our domain t...
The performance of analog circuits is critically dependent on layout parasitics, but the layout has ...
In this article we address the model order reduction problem for resistor networks by using methods ...
The subject of this paper is an algorithm generating topological layouts for VLSI-circuits that are ...