The modeling of an individual gate and the optimization of circuit performance has long been a critical issue in the VLSI industry. In this work, we first study of the gate sizing problem for today\u27s industrial designs, and explore the contributions and limitations of all the existing approaches, which mainly suffer from producing only continuous solutions, using outdated timing models or experiencing performance inefficiency. In this dissertation, we present our new discrete gate sizing technique which optimizes different aspects of circuit performance, including delay, area and power consumption. And our method is fast and efficient as it applies the local search instead of global exhaustive search during gate size selection process, w...
Logical Effort [1, 2] is a simple hand-calculated method that measures quick delay estimation. It ha...
In this paper, we present an algorithm for gate sizing with controlled displacement to improve the o...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
Discrete gate sizing is a critical optimization in VLSI circuit design. Given a set of available gat...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
Gate sizing is one of the most flexible and powerful methods available for the timing and power opti...
textIn today's world, it is becoming increasingly important to be able to design high performance in...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
This paper considers simultaneous gate and wire sizing for gen-eral VLSI circuits under the Elmore d...
Abstract — This paper considers simultaneous gate and wire sizing for general very large scale integ...
Standard-Cell-library-based design ow is widely followed in the Application Specific Integrated Cir...
Abstract- In this paper, we present an algorithm for gate sizing with controlled displacement to imp...
Ultra-deep submicron circuits require accurate modeling of gate delay in order to meetaggressive tim...
Abstract—In this paper, we propose a statistical gate sizing ap-proach to maximize the timing yield ...
Logical Effort [1, 2] is a simple hand-calculated method that measures quick delay estimation. It ha...
In this paper, we present an algorithm for gate sizing with controlled displacement to improve the o...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...
Abstract—Gate sizing has a significant impact on the de-lay, power dissipation, and area of the fina...
Discrete gate sizing is a critical optimization in VLSI circuit design. Given a set of available gat...
Sizing has shown its impact on design automation of VLSI circuits. At first, the cost of the circuit...
Gate sizing is one of the most flexible and powerful methods available for the timing and power opti...
textIn today's world, it is becoming increasingly important to be able to design high performance in...
The gate sizing problem is the problem of finding load drive capabilities for all gates in a given B...
This paper considers simultaneous gate and wire sizing for gen-eral VLSI circuits under the Elmore d...
Abstract — This paper considers simultaneous gate and wire sizing for general very large scale integ...
Standard-Cell-library-based design ow is widely followed in the Application Specific Integrated Cir...
Abstract- In this paper, we present an algorithm for gate sizing with controlled displacement to imp...
Ultra-deep submicron circuits require accurate modeling of gate delay in order to meetaggressive tim...
Abstract—In this paper, we propose a statistical gate sizing ap-proach to maximize the timing yield ...
Logical Effort [1, 2] is a simple hand-calculated method that measures quick delay estimation. It ha...
In this paper, we present an algorithm for gate sizing with controlled displacement to improve the o...
Abstract In this paper, we approach the gate sizing problem in VLSI circuits in the context of incr...