Several previous publications have shown the area and delay reduction when implementing real number computation using HUB formats for both floating-point and fixed-point. In this paper, we present a HUB floating-point adder for FPGA which greatly improves the speed of previous proposed HUB designs for these devices. Our architecture is based on the double path technique which reduces the execution time since each path works in parallel. We also deal with the implementation of unbiased rounding in the proposed adder. Experimental results are presented showing the goodness of the new HUB adder for FPGA.TIN2016- 80920-R, JA2012 P12-TIC-1692, JA2012 P12-TIC-147
It has been shown that FPGAs could outperform high-end microprocessors on floating-point computation...
Abstract—In this paper we describe an open source floating-point adder and multiplier implemented us...
Abstract: Floating point numbers are one possible way of representing real numbers in binary format;...
MEC bajo TIN2013-42253-PThis paper analyzes the benefits of using HUB formats to implement floating...
Copyright (c) 2018 IEEE doi:10.1109/TC.2018.2807429Half-Unit-Biased (HUB) is an emerging format bas...
Unit-Biased (HUB) is an emerging format based on shifting the representation line of the binary num...
A well-known problem in the computer science area is related to numerical data representation, whic...
Abstract—We present an IEEE floating-point adder (FP-adder) design. The adder accepts normalized num...
Field Programmable Gate Arrays (FPGA) are increasingly being used to design high end computationally...
Trabajo premiado con Best paper AwardWe propose a floating–point representation to deal efficiently...
Decimal floating Point adder is one of the most frequent operations used by many financial, business...
This article proposes a family of high-radix floating-point representation to efficiently deal with ...
Abstract—With the density of FPGAs steadily increasing, FPGAs have reached the point where they are ...
High speed computation is the need of today’s generation of Processors. To accomplish this maj...
A new method to synthesize clusters of floating-point addition operations on FPGAs is presented. Sim...
It has been shown that FPGAs could outperform high-end microprocessors on floating-point computation...
Abstract—In this paper we describe an open source floating-point adder and multiplier implemented us...
Abstract: Floating point numbers are one possible way of representing real numbers in binary format;...
MEC bajo TIN2013-42253-PThis paper analyzes the benefits of using HUB formats to implement floating...
Copyright (c) 2018 IEEE doi:10.1109/TC.2018.2807429Half-Unit-Biased (HUB) is an emerging format bas...
Unit-Biased (HUB) is an emerging format based on shifting the representation line of the binary num...
A well-known problem in the computer science area is related to numerical data representation, whic...
Abstract—We present an IEEE floating-point adder (FP-adder) design. The adder accepts normalized num...
Field Programmable Gate Arrays (FPGA) are increasingly being used to design high end computationally...
Trabajo premiado con Best paper AwardWe propose a floating–point representation to deal efficiently...
Decimal floating Point adder is one of the most frequent operations used by many financial, business...
This article proposes a family of high-radix floating-point representation to efficiently deal with ...
Abstract—With the density of FPGAs steadily increasing, FPGAs have reached the point where they are ...
High speed computation is the need of today’s generation of Processors. To accomplish this maj...
A new method to synthesize clusters of floating-point addition operations on FPGAs is presented. Sim...
It has been shown that FPGAs could outperform high-end microprocessors on floating-point computation...
Abstract—In this paper we describe an open source floating-point adder and multiplier implemented us...
Abstract: Floating point numbers are one possible way of representing real numbers in binary format;...