This paper describes the electronic implementation of a four-layer cellular neural network architecture implementing two components of a functional model of neurons in the visual cortex: linear orientation selective filtering and half wave rectification. Separate ON and OFF layers represent the positive and negative outputs of two-phase quadrature Gabor-type filters, whose orientation and spatial-frequency tunings are electronically adjustable. To enable the construction of a multichip network to extract different orientations in parallel, the chip includes an address event representation (AER) transceiver that accepts and produces two-dimensional images that are rate encoded as spike trains. It also includes routing circuitry that facilita...
We describe a 25x25 pixel image sensor,which spatially filters a set of input currents supplied by a...
Cataloged from PDF version of article.The analog CMOS circuit realization of cellular neural network...
Abstract. This paper describes a full-custom mixed-signal chip that embeds digitally programmable an...
This paper describes the electronic implementation of a four-layer cellular neural network architect...
This paper describes an address event representation (AER) transceiver chip that accepts 2D images a...
Chicca E, Lichtsteiner P, Delbruck T, Indiveri G, Douglas RJ. Modeling Orientation Selectivity Using...
Neuromorphic vision systems inspired by biological systems have advantages of good power efficiency,...
Neurons in the mammalian primary visual cortex are selective along multiple stimulus dimensions, inc...
Chicca E, Whatley AM, Lichtsteiner P, et al. A multi-chip pulse-based neuromorphic infrastructure an...
This paper describes a neuromorphic implementation of the orientation hypercolumns found in the mamm...
We extend previous work in orientation selective cellular neural networks to include competitive cou...
Abstract — The growing interest in pulse-mode processing by neural networks is encouraging the devel...
A VLSI architecture is proposed for the realization of real-time two-dimensional (2-D) image filteri...
We describe a programmable multi-chip VLSI neuronal system that can be used for exploring spike-base...
We describe a programmable multi-chip VLSI neuronal system that can be used for exploring spike-base...
We describe a 25x25 pixel image sensor,which spatially filters a set of input currents supplied by a...
Cataloged from PDF version of article.The analog CMOS circuit realization of cellular neural network...
Abstract. This paper describes a full-custom mixed-signal chip that embeds digitally programmable an...
This paper describes the electronic implementation of a four-layer cellular neural network architect...
This paper describes an address event representation (AER) transceiver chip that accepts 2D images a...
Chicca E, Lichtsteiner P, Delbruck T, Indiveri G, Douglas RJ. Modeling Orientation Selectivity Using...
Neuromorphic vision systems inspired by biological systems have advantages of good power efficiency,...
Neurons in the mammalian primary visual cortex are selective along multiple stimulus dimensions, inc...
Chicca E, Whatley AM, Lichtsteiner P, et al. A multi-chip pulse-based neuromorphic infrastructure an...
This paper describes a neuromorphic implementation of the orientation hypercolumns found in the mamm...
We extend previous work in orientation selective cellular neural networks to include competitive cou...
Abstract — The growing interest in pulse-mode processing by neural networks is encouraging the devel...
A VLSI architecture is proposed for the realization of real-time two-dimensional (2-D) image filteri...
We describe a programmable multi-chip VLSI neuronal system that can be used for exploring spike-base...
We describe a programmable multi-chip VLSI neuronal system that can be used for exploring spike-base...
We describe a 25x25 pixel image sensor,which spatially filters a set of input currents supplied by a...
Cataloged from PDF version of article.The analog CMOS circuit realization of cellular neural network...
Abstract. This paper describes a full-custom mixed-signal chip that embeds digitally programmable an...