Timing Speculation (TS) is a widely known method for realizing better-than-worst-case systems. Aggressive clocking, realizable by TS, enable systems to operate beyond specified safe frequency limits to effectively exploit the data dependent circuit delay. However, the range of aggressive clocking for performance enhancement under TS is restricted by short paths. In this paper, we show that increasing the lengths of short paths of the circuit increases the effectiveness of TS, leading to performance improvement. Also, we propose an algorithm to efficiently add delay buffers to selected short paths while keeping down the area penalty. We present our algorithm results for ISCAS-85 suite and show that it is possible to increase the circuit cont...
textIncreasing bandwidth and decreasing latency are two orthogonal techniques for improving program...
technical reportWith the escalation of clock frequencies and the increasing ratio of wire- to gate-d...
We consider the problem of determining the smallest clock period for a combinational circuit by cons...
Timing Speculation (TS) is a widely known method for realizing better-than-worst-case systems. Aggre...
In this paper, a timing speculation technique with low-overhead in situ delay monitors placed along ...
Timing guardbands act as a barrier protecting conventional processors from circuit-level phenomena l...
Timing analysis is a key step in the digital design process. By modeling device delay variations sta...
Timing speculation is a promising approach to increase the processor performance and energy efficien...
The operating clock frequency is determined by the longest signal propagation delay, setup/hold time...
[[abstract]]©2008 IEEE-Delay variation can cause a design to fail its timing specification. Ernst in...
[[abstract]]Delay variation can cause a design to fail its timing specification. Ernst et al. [2003]...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...
xiv, 119 leaves : ill. ; 30 cm.PolyU Library Call No.: [THS] LG51 .H577M EIE 2010 LuAs the feature s...
Static timing analysis provides the basis for setting the clock period of a microprocessor core, bas...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
textIncreasing bandwidth and decreasing latency are two orthogonal techniques for improving program...
technical reportWith the escalation of clock frequencies and the increasing ratio of wire- to gate-d...
We consider the problem of determining the smallest clock period for a combinational circuit by cons...
Timing Speculation (TS) is a widely known method for realizing better-than-worst-case systems. Aggre...
In this paper, a timing speculation technique with low-overhead in situ delay monitors placed along ...
Timing guardbands act as a barrier protecting conventional processors from circuit-level phenomena l...
Timing analysis is a key step in the digital design process. By modeling device delay variations sta...
Timing speculation is a promising approach to increase the processor performance and energy efficien...
The operating clock frequency is determined by the longest signal propagation delay, setup/hold time...
[[abstract]]©2008 IEEE-Delay variation can cause a design to fail its timing specification. Ernst in...
[[abstract]]Delay variation can cause a design to fail its timing specification. Ernst et al. [2003]...
The design scale of Integrated Circuits (ICs) is increasing exponentially according to Moore's law, ...
xiv, 119 leaves : ill. ; 30 cm.PolyU Library Call No.: [THS] LG51 .H577M EIE 2010 LuAs the feature s...
Static timing analysis provides the basis for setting the clock period of a microprocessor core, bas...
UnrestrictedAs VLSI fabrication process continues to advance and device and interconnect dimensions ...
textIncreasing bandwidth and decreasing latency are two orthogonal techniques for improving program...
technical reportWith the escalation of clock frequencies and the increasing ratio of wire- to gate-d...
We consider the problem of determining the smallest clock period for a combinational circuit by cons...