This paper presents a parallel implementation technique of digital equalizer for high-speed wireline serial link receiver (RX). In wireline RX, inter-symbol interference (ISI) is mitigated by continuous-time linear equalizer, and the remaining ISI is cancelled out by decision-feedback equalizer (DFE). However, due to the existence of feedback loop in DFE, there is no trivial way to parallelize it, making it difficult to be realized in digital circuits for wireline RX based on analogto-digital converter (ADC) with ≥ 56 Gb/s data rate. In this work, convolution theorem is applied for achieving parallel digital equalizer implementation. The digital equalizer datapath consists of discrete Fourier transform (DFT) core, inverse-DFT (IDFT) core, c...
This book introduces readers to the design of adaptive equalization solutions integrated in standard...
This contribution presents the four phases of a project aiming at the realization in VLSI of a digit...
A high-speed serial interface is the core IP of a high-performance computer, data center and interco...
Abstract-This paper provides an overview of a parallel adaptive equalizer architecture and its highr...
This paper presents a programmable pre-cursor ISI equalization circuit for high-speed serial data tr...
DoctorIn this thesis, a RX adaptive equalizer and a power reduction scheme in a differential serial ...
This thesis addresses the receiver equalization techniques for a 10 Gbps USB 3.1 link in 65 nm CMOS ...
This thesis tackles the problem of high-speed data communication over wireline channels. Particular...
In this paper, the equalization techniques for highspeed interconnect transceivers are discussed. Se...
The explosive development of various computation and communication platforms has demanded the per-pi...
Abstract – A new line equalizer is proposed for the appli-cation of backplane serial link. The equal...
This article introduces a wireline receiver (RX) data-path employing discrete multi-tone (DMT) modul...
Options for area-efficient and power-efficient equalization with maximum timing integrity become in...
Graduation date: 1997Multi-level decision feedback equalization (MDFE) is an effective technique to ...
With the rapid growth of technology in areas such as the internet-of-things (IOT), network infrastru...
This book introduces readers to the design of adaptive equalization solutions integrated in standard...
This contribution presents the four phases of a project aiming at the realization in VLSI of a digit...
A high-speed serial interface is the core IP of a high-performance computer, data center and interco...
Abstract-This paper provides an overview of a parallel adaptive equalizer architecture and its highr...
This paper presents a programmable pre-cursor ISI equalization circuit for high-speed serial data tr...
DoctorIn this thesis, a RX adaptive equalizer and a power reduction scheme in a differential serial ...
This thesis addresses the receiver equalization techniques for a 10 Gbps USB 3.1 link in 65 nm CMOS ...
This thesis tackles the problem of high-speed data communication over wireline channels. Particular...
In this paper, the equalization techniques for highspeed interconnect transceivers are discussed. Se...
The explosive development of various computation and communication platforms has demanded the per-pi...
Abstract – A new line equalizer is proposed for the appli-cation of backplane serial link. The equal...
This article introduces a wireline receiver (RX) data-path employing discrete multi-tone (DMT) modul...
Options for area-efficient and power-efficient equalization with maximum timing integrity become in...
Graduation date: 1997Multi-level decision feedback equalization (MDFE) is an effective technique to ...
With the rapid growth of technology in areas such as the internet-of-things (IOT), network infrastru...
This book introduces readers to the design of adaptive equalization solutions integrated in standard...
This contribution presents the four phases of a project aiming at the realization in VLSI of a digit...
A high-speed serial interface is the core IP of a high-performance computer, data center and interco...