To fabricate a reliable integrated circuit chip, foundries follow specific design rules and layout processing techniques. One of the parameters, which affect circuit performance and final electronic product quality, is the variation of thickness for each semiconductor layer within the fabricated chips. The thickness is closely dependent on the density of geometric features on that layer. Therefore, to ensure consistent thickness, foundries normally have to seriously control distribution of the feature density on each layer by using post-processing operations. In this research, the methods of controlling feature density distribution on different layers of an analog layout during the process of layout migration from an old technology to a ne...
Deep sub-micron (DSM) integration brings about aggressive technology scaling to accommodate large an...
Each reduction of the technology node has, along with improvements in IC fabrication technology, bee...
The layout implementation of analog circuits has become a critical part of the design process of int...
This paper describes the characteristics of a new CAD tool that enables the creation of layout libra...
In very deep-submicron VLSI, manufacturing steps involving chemical-mechanical polishing (CMP) have ...
In nowadays nanometer technology nodes, the semiconductor industry has to deal with the new challeng...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
The steady down scaling of CMOS device dimensions has been the main stimulus to the growth of microe...
Performance of analog and radio-frequency (RF) integrated circuits is highly sensitive to layout par...
In order to speed up the design process of analog ICs, iterations between different design stages sh...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
In very deep-submicron VLSI, certain manufacturing steps – notably optical exposure, resist developm...
VLSI interconnect capacitance is becoming more significant and also increasingly subject to process v...
Chip design in submicron processes will present new challenges and problems which were not present i...
The traditional iterative design flows for analog integrated circuit synthesis, which can help meet ...
Deep sub-micron (DSM) integration brings about aggressive technology scaling to accommodate large an...
Each reduction of the technology node has, along with improvements in IC fabrication technology, bee...
The layout implementation of analog circuits has become a critical part of the design process of int...
This paper describes the characteristics of a new CAD tool that enables the creation of layout libra...
In very deep-submicron VLSI, manufacturing steps involving chemical-mechanical polishing (CMP) have ...
In nowadays nanometer technology nodes, the semiconductor industry has to deal with the new challeng...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
The steady down scaling of CMOS device dimensions has been the main stimulus to the growth of microe...
Performance of analog and radio-frequency (RF) integrated circuits is highly sensitive to layout par...
In order to speed up the design process of analog ICs, iterations between different design stages sh...
Thesis (S.M.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer S...
In very deep-submicron VLSI, certain manufacturing steps – notably optical exposure, resist developm...
VLSI interconnect capacitance is becoming more significant and also increasingly subject to process v...
Chip design in submicron processes will present new challenges and problems which were not present i...
The traditional iterative design flows for analog integrated circuit synthesis, which can help meet ...
Deep sub-micron (DSM) integration brings about aggressive technology scaling to accommodate large an...
Each reduction of the technology node has, along with improvements in IC fabrication technology, bee...
The layout implementation of analog circuits has become a critical part of the design process of int...