This thesis describes a test pattern compression scheme that reduces test time by using specific on-chip decompression hardware for updating the test vector. Using the proposed hardware to update the test vector improves the bottleneck of data throughput between the tester and the device under test (DUT). This thesis uses an incrementor and an adder method to implement test decompression and compares the results. These approaches provide faster test times on a linear scale while retaining flexibility of test desired by industry.Electrical and Computer Engineerin
This paper describes a new compression/decompression methodology for using an embedded processor to ...
This paper describes a new compression/decompression methodology for using an embedded processor to ...
This paper presents a new test data compression technique based on a compressioncode that uses exact...
This thesis describes a test pattern compression scheme that reduces test time by using specific on-...
textSequential linear decompressors are widely used to implement test compression. Bits stored on th...
textSequential linear decompressors are widely used to implement test compression. Bits stored on th...
Modern semiconductor design methods makes it possible to design increasingly complex system-on-a-chi...
textThis paper investigates the cost-tradeoffs of implementing a test data compression technique pr...
textThis thesis proposes an approach to improve test compression using sequential linear decompresso...
textThis paper investigates the cost-tradeoffs of implementing a test data compression technique pr...
A methodology for the determination of decompression hardware that guarantees complete fault coverag...
textThis dissertation considers the problem of reducing the storage as well as the bandwidth (data ...
Test equipments have range from manual test equipments to fully automatic test equipments (ATE). The...
[[abstract]]This paper presents a low power strategy for test data compression and a new decompressi...
Test data compression is an effective methodology for reducing test data volume and testing time. Th...
This paper describes a new compression/decompression methodology for using an embedded processor to ...
This paper describes a new compression/decompression methodology for using an embedded processor to ...
This paper presents a new test data compression technique based on a compressioncode that uses exact...
This thesis describes a test pattern compression scheme that reduces test time by using specific on-...
textSequential linear decompressors are widely used to implement test compression. Bits stored on th...
textSequential linear decompressors are widely used to implement test compression. Bits stored on th...
Modern semiconductor design methods makes it possible to design increasingly complex system-on-a-chi...
textThis paper investigates the cost-tradeoffs of implementing a test data compression technique pr...
textThis thesis proposes an approach to improve test compression using sequential linear decompresso...
textThis paper investigates the cost-tradeoffs of implementing a test data compression technique pr...
A methodology for the determination of decompression hardware that guarantees complete fault coverag...
textThis dissertation considers the problem of reducing the storage as well as the bandwidth (data ...
Test equipments have range from manual test equipments to fully automatic test equipments (ATE). The...
[[abstract]]This paper presents a low power strategy for test data compression and a new decompressi...
Test data compression is an effective methodology for reducing test data volume and testing time. Th...
This paper describes a new compression/decompression methodology for using an embedded processor to ...
This paper describes a new compression/decompression methodology for using an embedded processor to ...
This paper presents a new test data compression technique based on a compressioncode that uses exact...