AbstractThe Dynamic Reconfiguration Technology provides powerful technological support to achieve high-performance general-purpose CPU system in resolving the application of diversity issues, meanwhile improving the enhanced on-chip resource utilization, reducing the complexity of the design, cost and power consumption. The dissertation designs the integer part of the Intel SSE Instruction Set computing Reduced Instruction Set Computer CPU (RISC_CPU) and dynamically self-reconfigurable DISC_CPU, combining the Dynamic Reconfiguration Technology with the general-purpose CPU technology, and achieves Dynamic Instruction Set Computer CPU (DISC_CPU) supporting for multiple SSE (Streaming SIMD Extensions) Instruction Set on a single-chip FPGA
This paper introduces a novel formal model of computation denoted as RecDEVS. It is targeted to the ...
In this paper, a reconfigurable computing processor core for multimedia system-on-chip (SOC) applica...
Dynamic and partial reconfiguration of hardware architectures such as FPGAs and coarse grain process...
AbstractThe Dynamic Reconfiguration Technology provides powerful technological support to achieve hi...
A Dynamic Instruction Set Computer (DISC) has been developed that supports demand-driven modificatio...
Most current FPGA-based systems use FPGAs as slave co-processors under control of a host CPU, and us...
The concept of dynamic reconfigurability combines advantages of hardware and software. The goal is t...
This paper presents the idea of the reconfigurable general-purpose processor implemented as dynamica...
Dynamically reconfigurable architectures have demonstrated superior performance in comparison to the...
The design space for dynamically reconfigurable SoCs can be seen in three dimensions: 1) the system ...
Reconfigurable computing combines the benefits of both software and reconfigurable hardware implemen...
In this paper, we describe a generic approach for integrating a dynamically reconfigurable device in...
In this thesis a generic approach for integrating a dynamically reconfigurable device into a general...
Abstract- A dynamically reconfigurable logic array, i.e., the Flexible Processor, suitable for a sin...
The effective use of dynamic reconfiguration re-quires the designer to address many implementation i...
This paper introduces a novel formal model of computation denoted as RecDEVS. It is targeted to the ...
In this paper, a reconfigurable computing processor core for multimedia system-on-chip (SOC) applica...
Dynamic and partial reconfiguration of hardware architectures such as FPGAs and coarse grain process...
AbstractThe Dynamic Reconfiguration Technology provides powerful technological support to achieve hi...
A Dynamic Instruction Set Computer (DISC) has been developed that supports demand-driven modificatio...
Most current FPGA-based systems use FPGAs as slave co-processors under control of a host CPU, and us...
The concept of dynamic reconfigurability combines advantages of hardware and software. The goal is t...
This paper presents the idea of the reconfigurable general-purpose processor implemented as dynamica...
Dynamically reconfigurable architectures have demonstrated superior performance in comparison to the...
The design space for dynamically reconfigurable SoCs can be seen in three dimensions: 1) the system ...
Reconfigurable computing combines the benefits of both software and reconfigurable hardware implemen...
In this paper, we describe a generic approach for integrating a dynamically reconfigurable device in...
In this thesis a generic approach for integrating a dynamically reconfigurable device into a general...
Abstract- A dynamically reconfigurable logic array, i.e., the Flexible Processor, suitable for a sin...
The effective use of dynamic reconfiguration re-quires the designer to address many implementation i...
This paper introduces a novel formal model of computation denoted as RecDEVS. It is targeted to the ...
In this paper, a reconfigurable computing processor core for multimedia system-on-chip (SOC) applica...
Dynamic and partial reconfiguration of hardware architectures such as FPGAs and coarse grain process...